The documentation and process conversion measures necessary to comply with this revision shall be completed by 20 April 2011. **INCH-POUND** MIL-PRF-19500P 20 October 2010 SUPERSEDING MIL-PRF-19500N 30 November 2005 ### PERFORMANCE SPECIFICATION # SEMICONDUCTOR DEVICES, GENERAL SPECIFICATION FOR Comments, suggestions, or questions on this document should be addressed to: DLA Land and Maritime, ATTN: VAC, P.O. Box 3990, Columbus, OH 43218-3990 or emailed to <a href="mailto:semiconductor@dla.mil">semiconductor@dla.mil</a>. Since contact information can change, you may want to verify the currency of this address information using the ASSIST Online database at <a href="https://assist.daps.dla.mil">https://assist.daps.dla.mil</a>. AMSC N/A FSC 5961 This page intentionally left blank. | <u>PARAGRAPH</u> | <u>PAGE</u> | |-------------------------------------------------------------------------------------|-------------| | 1. SCOPE | 1 | | 1.1 Scope | | | 1.2 Description | | | 1.3 Identification | | | 1.3.1 Quality level for encapsulated devices | | | 1.3.2 Quality level for unencapsulated devices. | 1 | | 1.3.3 Manufacturers and critical interface identifiers | | | 1.3.4 RHA designator | | | 1.3.5 Component designation | | | 1.3.6 Identification number | | | 1.3.7 Suffix letters | | | 1.3.8 Device substitutions. | | | 2. APPLICABLE DOCUMENTS | | | 2.1 General | | | 2.2 Government documents | | | 2.2.1 Specifications, standards, and handbooks | | | 2.3 Non-Government publications. | د | | 2.4 Order of precedence | | | 3. REQUIREMENTS | | | 3.1 Specification sheets | | | 3.2 Qualification | | | 3.2.1 Certification options. | | | 3.3 Performance requirements for JAN, JANTXV, and JANS devices, and JANHC and JANKO | | | 3.4 Reference to specification sheets | | | 3.5 Certification | | | 3.5.1 Transitional certification to appendix C | 5 | | 3.5.2 DMS approval | 5 | | 3.5.3 DMS listing | | | 3.5.4 MIL-STD-750 laboratory suitability. | | | 3.6 Traceability. | 6 | | 3.7 Certification of conformance and acquisition traceability. | 6 | | 3.8 Critical interface and materials | 7 | | 3.9 Lead and terminal finish | | | 3.10 Marking | | | 3.10.1 Marking on each device | | | 3.10.2 Marking on initial container (unit package). | | | 3.10.3 Special marking | 8 | | 3.10.3.1 ESDS identifier | | | 3.10.3.2 Beryllium oxide package identifier | | | 3.10.4 Marking legibility | | | 3.10.5 Polarity marking of unidirectional diodes and thyristors. | | | 3.10.5.1 Diodes | | | 3.10.5.2 Thyristors | | | 3.10.6 PIN | | | 3.10.6.1 JAN and J marking | 9 | | 3.10.6.1.1 JAN branded prefix | 9 | | 3.10.7 Manufacturer's designating symbol | 9 | | 3.10.8 Lot identification code | 9 | | 3.10.8.1 Lot identification code suffix letter | | | 3.10.8.2 Code for plants | 9 | | 3.10.9 Serialization | 9 | | 3.10.10 DMS marking | 10 | | 3.10.11 Country of origin | | | 3.10.12 Manufacturer's name, abbreviation, or trademark | 10 | | PARAGRAPH CONTENTS | PAGE | |---------------------------------------------------------------------|------| | 3.10.13 Marking option | 10 | | 3.11 Solderability | | | 3.12 ESD control | 10 | | 3.13 Recycled, recovered, or environmentally preferable materials | | | 3.14 Pure tin | | | 3.15 Workmanship | | | 4. VERIFICATION | | | 4.1 Classification of inspections | | | 4.2 Quality system | | | 4.3 Device verification | | | 4.4 Test modification, reduction, or elimination | | | 5. PACKAGING | | | 5.1 Packaging | 11 | | 5.2 Shipping containers | 11 | | 6. NOTES | | | 6.1 Intended use | | | 6.2 Acquisition requirements | | | 6.2.1 Order requirements | | | 6.3 Qualification | | | 6.4 Supersession information | | | 6.4.1 Methods of qualification | | | 6.4.2 QML format | | | 6.5 Subject term (key word) listing | | | 6.6 PIN | | | 6.7 Environmentally preferable material | | | 6.8 Tin whisker growth | | | 6.9 Changes from previous issue | | | DEFINITIONS | 15 | | A.1 SCOPE | | | A.1.1 Scope | 15 | | A.2 APPLICABLE DOCUMENTS | | | A.3 SEMICONDUCTOR COMMON DEFINITIONS | | | A.3.1 Absolute maximum ratings | | | A.3.2 Ambient temperature | 15 | | A.3.3 Anode | | | A.3.4 Specification sheet | | | A.3.4.1 MIL-STD-750 details | | | A.3.5 Blocking | | | A.3.6 Breakdown voltage | | | A.3.7 Case mount. | | | A.3.8 Case temperature | 16 | | A.3.9 Cathode | | | A.3.10 Characteristic | | | A.3.11 Control plans | | | A.3.12 Constant current source | 16 | | A.3.13 Constant voltage source | 16 | | A.3.14 Disc type | | | A.3.15 Engineering evaluation | | | A.3.16 Failure analysis | | | A.3.17 Forward bias | | | A.3.18 Failure mode and effects analysis (FMEA) | | | A.3.19 Metallurgical bond, diode construction, and thermal matching | | | A.3.19.1 Double plug construction | | | A.3.19.2 Dash-one construction | | | A.3.19.3 Category I metallurgical bond | 17 | | AKAGKAPH E | AGE | |--------------------------------------------------------------------------------------|----------| | A.3.19.4 Category II metallurgical bond | 17 | | A.3.19.5 Category III metallurgical bond | 17 | | A.3.19.6 Non-cavity double plug diode | 18 | | A.3.19.7 Thermally matched axial leaded diodes | | | A.3.19.8 Metallurgically bonded-thermally matched-noncavity double plug construction | | | A.3.20 Noise figure | | | A.3.21 Open circuit | | | A.3.22 Package type | 18 | | A.3.23 Pulse | | | A.3.24 Pulse average time | | | A.3.25 Pulse delay time | | | A.3.26 Pulse fall time. | | | A.3.27 Pulse rise time. | | | A.3.28 Pulse storage time | | | A.3.29 Pulse time | | | A.3.30 Radiation failures | | | A.3.31 Radiation hardness assurance (RHA). | | | A.3.32 Rating | | | A.3.33 Reverse bias | | | A.3.34 Semiconductor devices | | | A.3.35 Semiconductor diode | 19 | | A.3.36 Semiconductor junction | | | A.3.37 Short circuit | | | A.3.38 Small signal | 19 | | A.3.39 Storage temperature | | | A.3.41 Thermal compression hand | | | A.3.41 Thermal compression bond | | | A.3.43 Thermal regulation A.3.43 Thermal resistance | | | A.3.44 Thyristor | | | A.3.45 Transistor | | | A.3.46 Expanded metallization | | | A.3.47 Impulse waveform | | | A.3.48 Virtual front duration | | | A.3.49 Impulse duration | | | A.3.50 Line | | | A.4 TRANSISTOR DEFINITIONS | | | A.4.1 Junction transistors, multijunction types | 20 | | A.4.1.1 Base | 20 | | A.4.1.2 Collector | 21 | | A.4.1.3 Cutoff current | | | A.4.1.4 Emitter | | | A.4.1.5 Junction, collector | 21 | | A.4.1.6 Junction, emitter | | | A.4.1.7 Saturation | | | A.4.2 Unijunction transistors | | | A.4.2.1 Peak point | | | A.4.2.2 Unijunction transistor | | | A.4.2.3 Valley point | | | A.4.3 Field-effect transistors (FET). | | | A.4.3.1 Depletion-mode operation | | | A.4.3.2 Depletion-type FET | | | A.4.3.3 Drain | | | A.4.3.4 Enhancement-mode operation | 21<br>21 | | <u>PARAGRAPH</u> | <u>PAGE</u> | |---------------------------------------------------------------|-------------| | A.4.3.6 FET | 21 | | A.4.3.7 Gate | | | A.4.3.8 Insulated-gate FET | | | A.4.3.9 Junction-gate FET | | | A.4.3.10 MOSFET | | | A.4.3.11 N-channel FET | | | A.4.3.12 P-channel FET | | | A.4.3.13 Source | 22 | | A.5 DIODE AND RECTIFIER DEFINITIONS | 22 | | A.5.1 Signal diodes and rectifier diodes | 22 | | A.5.1.1 Semiconductor rectifier diode | 22 | | A.5.1.2 Semiconductor signal diode | | | A.5.2 Microwave diodes | | | A.5.2.1 Detector diode | | | A.5.2.2 Gunn diode. | | | A.5.2.3 Impact, avalanche, and transit time diode (IMPATT). | | | A.5.2.4 Limited space-charge accumulation diode (LSA) | | | A.5.2.5 Matched pair | | | A.5.2.6 Microwave diode | | | A.5.2.7 Mixer diode | | | A.5.2.8 Trapped plasma avalanche transit time diode (TRAPATT) | | | A.5.3 Tunnel diodes | 22 | | A.5.3.1 Tunnel diodes | | | A.5.3.2 Backward diode | | | A.5.4 Voltage-regulator and voltage-reference diodes | | | A.5.4.1 Voltage-reference diode | | | A.5.4.2 Voltage-regulator diodes | | | A.5.5.1 Current-regulator diode | | | A.5.6 Varactor diodes. | | | A.5.6.1 Varactor diode | | | A.5.6.2 Tuning diode | | | A.5.7 Transient voltage suppressors | | | A.5.7.1 Varistor | | | A.5.7.2 Avalanche-junction | | | A.5.7.3 Clamping voltage | | | A.5.7.4 Clamping factor | | | A.5.7.5 Peak impulse current | 23 | | A.5.7.6 Standby current | 23 | | A.5.7.7 Repetitive peak pulse power | | | A.5.7.8 Response time | | | A.5.7.9 Voltage overshoot | | | A.5.7.10 Forward surge current | | | A.5.7.11 Working peak voltage | | | A.6 CLASSES OF THYRISTORS DEFINITIONS | | | A.6.1 Thyristor | 24 | | A.6.1.1 Bi-directional diode thyristor | | | A.6.1.2 Bi-directional triode thyristor | | | A.6.1.3 N-gate thyristor | | | A.6.1.4 P-gate thyristor | | | A.6.1.5 Reverse blocking diode thyristor. | | | A.6.1.6 Reverse blocking triode thyristor. | | | A.6.1.7 Reverse conducting diode thyristor | | | A.6.1.8 Reverse conducting triode thyristor | | | A.6.1.9 Turn off thyristor | 24 | | <u>ARAGRAPH</u> | <u>PAGE</u> | |--------------------------------------------------------------------------------|-------------| | A.6.2 Physical structure terms | 24 | | A.6.2.1 Gate | | | A.6.2.2 Main terminals | | | A.6.3 Electrical characteristic and rating terms | | | A.6.3.1 Anode to cathode voltage-current characteristic (anode characteristic) | | | A.6.3.2 Breakover point. | | | A.6.3.3 Negative differential resistance region | 24 | | A.6.3.4 Off impedance | 24 | | A.6.3.5 Off-state | | | A.6.3.6 On impedance | | | A.6.3.7 On-state | | | A.6.3.8 Principal current | | | A.6.3.9 Principal voltage | | | A.6.3.10 Principal voltage-current characteristic (principal characteristic) | | | A.6.3.11 Reverse blocking impedance | | | A.6.3.12 Reverse blocking state | | | A.6.3.13 Switching quadrant | | | A.7 OPTOELECTRONIC DEVICE DEFINITIONS | | | | | | A.7.1 Optoelectronic device | | | | | | A.7.1.2 Dark condition | | | A.7.1.3 Dark current | | | A.7.1.4 Light current | | | A.7.1.5 Photoconductive diode | | | A.7.1.6 Photocurrent | | | A.7.1.7 Photodiode | | | A.7.1.8 Photodiode, avalanche | | | A.7.1.9 Photoemitter | | | A.7.1.10 Photosensitive device | | | A.7.1.11 Photothyristor | | | A.7.1.12 Phototransistor | | | A.7.1.13 Photovoltaic diode | | | A.7.2 Photoemitting devices | | | A.7.2.1 Avalanche luminescent diode | | | A.7.2.2 Infrared emitting diode | | | A.7.2.3 Light emitting diode | | | A.7.2.4 Radiant efficiency | | | A.7.3 Optocouplers | | | A.7.3.1 Photodarlington coupler | | | A.7.3.2 Photodiode coupler | 26 | | A.7.3.3 Photothyristor coupler | 26 | | A.7.3.4 Phototransistor coupler | 26 | | A.8 ELECTRICAL AND ENVIRONMENTAL STRESS SCREENING DEFINITIONS | 26 | | A.8.1 Electrical and environmental stress screening | 26 | | A.8.2 Power burn-in | | | A.8.2.1 Rectifying ac power burn-in | | | A.8.2.2 Steady-state dc power burn-in | | | A.8.3 High temperature reverse bias | | | A.8.3.1 Steady-state dc high temperature reverse bias | | | A.8.3.2 Half-wave high temperature reverse bias | | | A.8.3.3 Full-wave high temperature blocking bias | | | A.8.4 Operating life | | | A.8.4.1 Rectifying ac operating life | | | A.8.4.2 Steady-state dc operating life | | | A.8.4.3 Intermittent operating life | | | | | | PARAGRAPH CONTENTS | PAGE | |--------------------------------------------------------------------------|-------------| | A.8.4.3.1 Rectifying ac intermittent operating life | | | A.8.4.3.2 DC intermittent operating life. | | | A.8.5 Blocking life | 27 | | A.8.5.1 Steady-state dc blocking life | 27 | | A.8.5.2 Half-wave blocking life | | | A.8.5.3 Full-wave blocking life | | | A.8.6 Temperature cycling (air to air) | | | A.8.7 Thermal shock (liquid to liquid) | | | A.8.9 Surge | | | ABBREVIATIONS AND SYMBOLS | | | B.1 SCOPE | | | B.1.1 Scope | | | B.2 APPLICABLE DOCUMENTS | | | B.3 SEMICONDUCTOR ABBREVIATIONS AND SYMBOLS | 28 | | B.3.1 Abbreviations. | | | B.3.2 Symbols | | | B.4 TRANSISTORS SYMBOLS | | | B.4.1 Junction transistors | | | B.4.2 FET symbols | | | B.4.3 Unijunction transistor symbols | | | B.5 DIODES AND RECTIFIERS SYMBOLS | | | B.5.1 Diodes and rectifier symbols | | | B.5.2 Microwave diode symbols | | | B.5.3 Tunnel diodes and backward diode symbols | | | B.5.4 Voltage regulator and voltage-reference diode symbols | | | B.5.5 Current regulator diode symbols | | | B.5.6 Varactor diode symbols B.5.7 Transient voltage suppressor symbols | | | B.6 THYRISTORS SYMBOLS | 4545<br>44. | | B.6.1 Thyristor symbols | | | B.7 OPTOELECTRONIC DEVICES SYMBOLS | 48 | | B.7.1 Optoelectronic device symbols | | | B.7.2 Photosensitive device symbols | | | B.7.3 Photoemitting device symbols | | | B.7.4 Optocoupler (photocoupler and opto-isolator) symbols | | | QUALITY MANAGEMENT PROGRAM | 50 | | C.1 SCOPE | 50 | | C.1.1 Scope | | | C.2 APPLICABLE DOCUMENTS | | | C.2.1 General | | | C.2.2 Non-Government publications | | | C.2.3 Order of precedence | 50 | | C.3. QUALITY MANAGEMENT (QM) PROGRAM | | | C.3.1 QM approach | | | C.3.1.1 QM plan | | | C.3.1.1.1 Quality improvement plan | | | C.3.1.3 Statistical process control (SPC) plan | | | C.3.1.4 Certification and qualification plan. | | | C.3.1.5 Conversion/review of customer requirements | | | C.4 TECHNICAL REVIEW BOARD | | | C.4.1 TRB responsibilities | | | C.4.1.1 Organizational structure | | | C.4.2 TRB duties | | | <u>PARAGRAPH</u> | <u>PAGE</u> | |--------------------------------------------------------------------------|-------------| | C.4.3 TRB input | 52 | | C.4.4 TRB authority | | | C.4.5 TRB status reporting | | | C.5 QUALITY PLANNING | | | C.5.1 Product quality planning | | | C.5.1.1 Technology process flowchart | 54 | | C.5.2 FMEA | | | C.5.3 Control plans | | | C.6. QM CERTIFICATION | | | C.6.1 QM program certification process | 54 | | C.7 CHANGE PROCEDURES | 55 | | C.7.1 Design, construction and process change control procedures | | | C.7.1.1 Change notification | | | C.7.2 Design and process methodology change | 55 | | C.8. QUALIFICATION, VALIDATION, OPTIMIZATION, AND CONTINUOUS IMPROVEMENT | | | C.8.1 QML processing | | | C.8.1.1 Design qualification | | | C.8.1.1.1 General elements of a design qualification program | | | C.8.1.2 Detailed elements of a design qualification program | | | C.8.2 Process optimization | | | C.8.2.1 Test optimization | | | C.8.2.2 Methods of test optimization | 57 | | C.8.3 Process validation: On-going reliability or conformance inspection | | | C.8.3.1 On-going reliability guidance criteria | | | C.8.3.1.1 General elements of an on-going reliability program | | | C.8.4 Continuous improvement. | | | C.8.4.1 Quality and productivity improvement | | | C.8.5 Qualification | | | C.9 Maintaining QM program certification. | | | C.10 Removal of TRB authority | | | QUALITY SYSTEM | | | D.1 SCOPE | | | D.1.1 Scope | | | D.2 APPLICABLE DOCUMENTS | | | D.2.1 General | | | D.2.2 Non-Government publications | | | D.2.3 Order of precedence | | | D.3 REQUIREMENTS | | | D.3.1 Responsibility and authority | 61 | | D.3.1.1 Basic and contracted plant requirements. | 61 | | D.3.1.1.1 Definition of a manufacturer | 61 | | D.3.1.1.1.1 Basic plant | 61 | | D.3.1.1.1.2 Contracted plant | | | D.3.1.1.1.2.1 Contracted assembly plant | | | D.3.1.1.1.2.2 Contracted wafer fabrication plant | 61 | | D.3.1.1.1.3 Wafer fabrication | | | D.3.1.2 Responsibility of the manufacturer | | | D.3.1.3 Management responsibility | | | D.3.1.3.1 Personnel | | | D.3.1.3.2 Resources | | | D.3.1.4 Organization | | | D.3.1.4.1 Management representative | | | D.3.1.5 Management review | 63 | | D.3.1.5.5 Qualified Products Technical Review Board (QPTRB) | 63 | | <u>ARAGRAPH</u> | PAGE | |----------------------------------------------------------------|------| | D.3.1.5.5.1 Organizational structure | 63 | | D.3.1.5.5.2 QPTRB duties | | | D.3.1.5.5.2.1 QPTRB input | | | D.3.1.5.5.2.2 QPTRB output | | | D.3.2 Quality system program | | | D.3.2.1 Quality system requirements | 64 | | D.3.2.2 Process flows | | | D.3.2.3 Quality system procedures | | | D.3.2.4 Quality planning | 64 | | D.3.2.4.1 FMEA | | | D.3.2.4.2 Control plans | | | D.3.2.4.3 Contracted assembly plant | | | D.3.2.4.4 Business interruption control plans | | | D.3.2.4.5 Incoming, in-process, and outgoing inventory control | | | D.3.3 Conversion of specification requirements | | | D.3.4 Control interface control | | | D.3.4.1 Design, materials, and processing documentation | | | D.3.4.2 Design changes | | | D.3.5 Document control | | | D.3.5.2 Document approval and issue | | | D.3.5.3 Document changes | | | D.3.6 Purchasing | | | D.3.6.1 Acquisition documentation | | | D.3.7 Control of customer supplied material | 66 | | D.3.8 Product identification and traceability | | | D.3.9 Process control | | | D 3.9.1 Statistical process control (SPC) | | | D 3.9.2 Environmental controls | | | D 3.9.3 Chemical controls | | | D.3.9.4 Wafer lot process and inspection | | | D.3.9.4.1 Process | | | D.3.9.4.2 Inspection | | | D.3.9.5 Process monitor programs | 68 | | D.3.10 Inspection and testing | | | D.3.10.1 Inspection of purchased materials | | | D.3.10.1.1 Certified supplier program | | | D.3.10.2 In-process quality control | | | D.3.10.2.1 Manufacturer imposed tests | | | D.3.10.3 Testing and screening operations | | | D.3.10.4 Final inspection and testing | | | D.3.10.4.1 Qualification and conformance inspection | | | D.3.10.5 Inspection and test verification | | | D.3.11 Control of inspection measuring and test equipment | | | D.3.11.1 Test programs and setups | | | D.3.11.2 Test equipment maintenance and calibration system | | | D.3.11.3 Conditions and methods of test | | | D.3.12 Inspection and test status | | | D.3.12 Inspection and test status | | | D.3.13 Control of nonconforming product | | | D.3.13.1 Reworked product | | | D.3.13.2 Rework provisions | | | D.3.13.2.1 Wafer rework | | | D.3.13.2.2 Assembly rework | | | · • • · · · · · · · · · · · · · · | | | PARAGRAPH PARAGRAPH | <u>PAGE</u> | |---------------------------------------------------------------------------------|-------------| | D.3.13.2.3 Rework of assembled devices | 79 | | D.3.13.2.3.1 Irradiation of assembled devices | | | D.3.13.3 Rejected lots | | | D.3.14 Corrective and preventive action | | | D.3.14.1 Corrective action | | | D.3.14.2 Preventive action | 73 | | D.3.15 Handling, storage, packaging, and delivery | 74 | | D.3.15.1 Security of completed devices | 74 | | D.3.15.2 Electrostatic discharge sensitive (ESDS) program | 74 | | D.3.16 Quality records | | | D.3.17 Internal quality audits | 74 | | D.3.17.1 Internal audit program | | | D.3.17.1.1 Internal audit checklist | | | D.3.17.2 Audit schedules and frequencies | | | D.3.17.3 Auditors | | | D.3.17.4 Audit deficiencies | | | D.3.18 Training | | | D.3.18.1 Personnel performing quality operations | | | D.3.18.2 Training requirements | | | D.3.19 Servicing | | | D.3.20 Statistical techniques. | | | D.3.20.1 SPC program. | 75 | | STANDARD VERIFICATION SYSTEM FOR QUALIFED PRODUCTS | | | E.1 SCOPE | | | E.1.1 Scope | | | E.2 APPLICABLE DOCUMENTS | | | E.2.1 General E.2.2 Non-Government publications | | | E.2.3 Order of precedence | | | E.3. GENERAL TEST AND INSPECTION INFORMATION | 71<br>79 | | E.3.1. Wafer lots | 70 | | E.3.1.1 Formation of inspection lots | 78 | | E.3.1.1.1 JAN, JANTX, and JANTXV inspection lot | 78 | | E.3.1.1.1.1 Inspection sublot | 78 | | E.3.1.2 JANS lots | | | E.3.1.2.1 Scanning electron microscope (SEM) inspection | 78 | | E.3.1.2.2 JANS inspection lots | 79 | | E.3.2 Structurally identical device types | | | E.3.3 Disposal of samples | | | E.3.4 Destructive tests | | | E.3.5 Nondestructive tests | | | E.3.6 Resubmitted lots | 82 | | E.3.6.1 Resubmitted lots of JAN, JANTX, JANTXV, and JANS | | | E.3.6.2 Resubmitted lots of RHA devices | 82 | | E.3.7 Conditions and methods of test | 82 | | E.3.7.1 Alternative test methods | | | E.3.7.1.1 In line conformance inspection | | | E.3.7.2 Procedure in case of test equipment failure or human error | | | E.3.7.2.1 Particle impact noise detector (PIND) test equipment failure or error | | | E.3.7.3 Standard mixer diodes and holders | | | E.3.8 JANS electrical test data | | | E.3.8.1 Summary of parts fallout | | | E.3.9 Preservation of lot identity | | | E.4 VERIFICATION | | | F.4.1 Qualification inspection. | 83 | | <u>PARAGRAPH</u> | <u>PAGE</u> | |-----------------------------------------------------------------------------------------------|-------------| | E.4.2 Inspection routine | 8/1 | | E.4.2.1 Qualification to electrostatic discharge sensitivity (ESDS) classes | | | E.4.2.1.1 ESDS | | | E.4.2.2 Qualification by extension | | | E.4.3 End-points. | | | E.4.4 Selection of samples. | | | E.4.5 Identification of samples | | | E.4.6 Qualification inspection lot release. | <br>88 | | E.5 SCREENING | | | E.5.1 Screening | | | E.5.2 Percent defective allowable (PDA | | | E.5.2.1 JANTX and JANTXV PDA | 87<br>87 | | E.5.2.2 JANS PDA | | | E.5.3 JANTX and JANTXV product | | | E.5.3.1 Alternate procedure for screening of JANTX and JANTXV types. | | | E.5.3.2 Bin and cell pre and post burn-in electrical measurements | | | E.5.3.3 Alternate procedures for qualification and conformance inspection where JAN is not co | | | specification sheet | | | E.5.3.4 Lead forming for JANTX and JANTXV | | | E.5.4 JANS product | | | E.5.4.1 PIND test for JANS devices | 88 | | E.5.4.2 Lead forming for JANS | | | E.5.4.3 Burn-in socket verification for JANS | 89 | | E.5.5 Failure evaluation for JANS | | | E.6 CONFORMANCE INSPECTION | | | E.6.1 Conformance inspection | | | E.6.1.1 Nonconformance | | | E.6.2 Group A inspection | | | E.6.3 Group B inspection | | | E.6.3.1 Lots shipped prior to group B completion | 95 | | E.6.4 Group C inspection | | | E.6.4.2 Lots shipped prior to group C completion | 95 | | E.6.5 Group D inspection | | | E.6.6 Group E inspection | | | E.6.6.1 Group E testing requirements | 96 | | E.6.6.2 Alternate group E testing procedures | 96 | | E.6.7 Groups B, C, D, and E end-points | | | MIL-PRF-19500M, appendix F, dated 22 October 1999, is hereby canceled without replacement | 123 | | DISCRETE SEMICONDUCTOR DIE/CHIP LOT ACCEPTANCE | 125 | | G.1 SCOPE | | | G.1.1 Scope | | | G.2 APPLICABLE DOCUMENTS | | | G.3 DEFINITIONS | | | G.3.1 Date code | | | G.3.2 Die/chips | 125 | | G.3.3 Manufacturer | | | G.3.4 Identification | | | G.3.5 Wafer lot | | | G.3.6 Inspection lot | | | G.4 REQUIREMENTS | | | G.4.1 General | | | G.4.2 Steady-state life and screening. | | | G.4.3 Qualification | | | G.4.3.1 Wafer fabrication | | | G.4.3.2 Facility | 126 | | <u>PARAGRAPH</u> | PAGE | |---------------------------------------------------------------|------| | G.4.4 Performance characteristics | 126 | | G.4.5 Critical interfaces | | | G.4.5.1 Bonding pad | | | G.4.5.1.1 Metallization integrity | | | G.4.5.2 Backing material. | | | G.4.5.3 Glassivation | | | G.5 VERIFICATION PROVISIONS | 126 | | G.5.1 General | | | G.5.1.1 Responsibility for inspection | 126 | | G.5.1.2 Retention of records | 126 | | G.5.1.3 JANKC wafer lot inspection. | | | G.5.1.4 Sequence of testing | | | G.5.1.5 Sample selection | 126 | | G.5.1.6 Wafer traceability | | | G.5.2 Element evaluation | | | G.5.2.1 Subgroup 1, 100-percent electrical test of die | | | G.5.2.2 Subgroup 2, 100-percent visual inspection of die | | | G.5.2.3 Subgroup 3 | | | G.5.2.3.1 Internal/die visual inspection. | | | G.5.2.3.2 Test sample preparation | | | G.5.2.3.3 Packaged sample identification | | | G.5.2.3.4 Internal visual | | | G.5.2.4 Subgroup 4 | | | G.5.2.4.1 Subgroup 4 | | | G.5.2.4.2 Class HC sample size | | | G.5.2.4.3 Class KC sample size | | | G.5.2.5 Subgroups 5A and 5B | | | G.5.2.5.1 Bond pull (5A) | | | G.5.2.5.1.1 Wire bond strength testing | | | G.5.2.5.2 Die shear (5B) | | | G.5.2.6 Subgroup 6, scanning electron microscope (SEM) | | | G.5.2.7 Subgroup 7, radiation hardness assurance (RHA) | 126 | | G.5.3.1 Lots shipped prior to element evaluation completion | 120 | | G.5.4 StorageG.5.4 Storage | 120 | | G.6 PACKAGING | | | G.6.1 Packaging requirements | | | G.6.1.1 Packaging requirements | | | G.6.2 Container marking | | | G.6.3 Certificate of conformance | | | CRITICAL INTERFACE AND MATERIALS | | | H.1 SCOPE | | | H.1.1 Scope | | | H.2 APPLICABLE DOCUMENTS | | | H.2.1 General | | | H.2.2 Government documents | | | H.2.2.1 Specifications, standards, and handbooks | | | H.2.3 Order of precedence | | | H.3 CRITICAL INTERFACE AND CONSTRUCTION CRITERIA | 133 | | H.3.1 Allowable alternate design, materials, and construction | | | H.3.2 Package | | | H.3.3 Fungus-resistant material | | | H.3.4 Metals | | | H.3.5 Screw threads | 134 | | H.3.6 Internal conductors | | | <u>PARAGRAPH</u> | <u>PAGE</u> | |-----------------------------------------------------------------------|-------------| | H.3.6.1 Wire bonds | 134 | | H.3.6.2 Die mounting | 134 | | H.3.7 Silicon transistor metallization protective coating | 134 | | H.3.8 Critical interface restrictions | 135 | | H.3.9 Metallurgical bond for JANS axial diodes | 135 | | H.4 PACKAGE FINISH | 135 | | H.4.1 Package finish | 135 | | H.4.2 Lead and terminal finish | 135 | | H.4.3 Detail lead finish requirements | 135 | | H.5 PACKAGE OUTLINES AND IDENTIFIERS | 137 | | H.6 PACKAGE FAMILY GROUPING FOR RESISTANCE TO SOLDERING HEAT (TM2031) | 138 | | | <u>PAGE</u> | |-------------------------------------------------------------------------------------------|-------------| | TABLES | | | TABLE B-I. Letter symbol for diodes and rectifiers | 40 | | TABLE B-II. Letter symbol for thyristors | | | TABLE E-I. Sample plans | | | TABLE E-II. RHA levels and requirements | | | TABLE E-III. Testing guidelines for changes to a qualified product | | | TABLE E-IV. Screening requirements | | | TABLE E-V. Group A inspection | | | TABLE E-VIA. Group B inspections for JANS devices | | | TABLE E-VIB. Group B inspections for JAN, JANTX, and JANTXV devices | | | TABLE E-VIC. Group B inspections (small die flow only) for JAN, JANTX, and JANTXV devices | | | TABLE E-VIII. Group C periodic inspections (all quality levels) | | | TABLE E-VIII. Group D inspection (RHA inspections) | | | TABLE E-X. Minimum data requirements for JANS devices | | | TABLE G-I. Steady-state life time and temperature | | | TABLE G-II. Die element evaluation requirements | | | TABLE H-I. Coating thickness and composition requirements | | | | | | FIGURES | | | FIGURE A-1. Pulse measurements | 18 | | FIGURE A-2. Example of expanded metallization | | | FIGURE E-1. Order of procedure diagram for JAN, JANTX, and JANTXV device types | | | FIGURE E-2. Alternate order of procedure diagram for JAN, JANTX, and JANTXV device types | | | FIGURE E-3. Order of procedure diagram for JANS | | | FIGURE E-4. JANS PIND flowchart | | | | | This page intentionally left blank. This specification is approved for use by all Departments and Agencies of the Department of Defense. #### 1. SCOPE - 1.1 <u>Scope</u>. This specification establishes the general performance requirements for semiconductor devices. Product assurance is provided by effective screening, conformance inspection, and process controls to mitigate risk. Mission assurance and standardization of parts are the highest priorities. This specification establishes a heritage program of semiconductor devices the military and space community can rely on to be dependable and available. Detail requirements and characteristics are specified in the specification sheets. Revisions to this specification and specification sheets are structured to assure the interchangeability of devices of the same part type regardless of manufacturing date code or conformance inspection (CI) completion date. Four quality levels for encapsulated devices are provided for in this specification, differentiated by the prefixes JAN, JANTXV, and JANS. Eight radiation hardness assurance (RHA) levels are provided for the JANTXV and JANS quality levels. These are designated by the letters M, D, P, L, R, F, G, and H following the quality level portion of the prefix. Two quality levels for unencapsulated devices are provided for in this specification, differentiated by the prefixes JANHC and JANKC. - 1.2 <u>Description</u>. This specification contains the performance requirement and verification methods for semiconductor devices. The main body specifies the performance requirements and requires the manufacturer to verify that their devices are capable of meeting those performance requirements. Appendix A contains definitions of terms used throughout the specification. Appendix B contains abbreviations and symbols. Appendix C contains the Quality Management (QM) Program. Appendix D contains the quality system. Appendix E contains the standard verification system for qualified products. Appendix F has been cancelled. Appendix G contains discrete semiconductor die/ship lot acceptance. Appendix H contains critical interface and materials for semiconductor devices. - 1.3 Identification. The part numbering schemes are as follows: - a. The Part or Identifying Number (PIN) for encapsulated semiconductor devices furnished under this specification is formulated as follows: | JANQQQ | A | XN | YYYY | ZZZ | |--------------------------------|----------------------------|-----------------------|-----------------------|-------------------| | JAN brand and<br>quality level | RHA designator (see 1.3.4) | Component designation | Identification number | Suffix<br>letters | | (see 1.3.1) | , | (see 1.3.5) | (see 1.3.6) | (see 1.3.7) | b. The PIN for unencapsulated semiconductor devices furnished under this specification is formulated as follows: | JANQCW | А | XN | YYYY | ZZ | |-------------------------|----------------|-------------|----------------|-------------| | JAN brand quality level | RHA designator | Component | Identification | Suffix | | and identifiers | (see 1.3.4) | designation | number | letters | | (see 1.3.2 and 1.3.3) | | (see 1.3.5) | (see 1.3.6) | (see 1.3.7) | - 1.3.1 Quality level for encapsulated devices. The quality levels for encapsulated devices includes the JAN brand and associated modifiers as applicable (denoted by "QQQ" in 1.3.a). These quality levels from the lowest level to the highest level are JAN, JANTX, JANTXV, and JANS in accordance with appendix E. JANS is intended for space applications. In specification sheets where the JAN level has been removed or omitted, it is acceptable via this document to manufacture and qualify the JAN assurance level once the qualifying activity has been notified and qualification has been extended to the JAN level. In these cases, the manufacturer will also notify the preparing activity to include the JAN level in the next revision of the applicable specification sheet. - 1.3.2 <u>Quality level for unencapsulated devices</u>. The quality levels for unencapsulated devices includes the JAN brand and associated modifiers as applicable (denoted by "QC" in 1.3.b). JANKC is intended for space applications and JANHC is intended for standard military applications. - 1.3.3 <u>Manufacturers and critical interface identifiers</u>. "W" is the place holder for the applicable letter which identifies the manufacturer and the critical interface of a semiconductor die (see 1.3.b). - 1.3.4 RHA designator. The RHA designator is a letter which identifies the applicable RHA level (denoted by "A" in 1.3). The RHA levels from lowest to highest are M, D, P, L, R, F, G, and H. (See appendix E, table E-II.) - 1.3.5 <u>Component designation</u>. Semiconductor devices are identified by the prefix "XN". The "X" will usually be a number that is one less than the number of active element terminations (see 1.3). - 1.3.6 <u>Identification number</u>. It is recommended that each type of semiconductor device intended for standardization be assigned an identification, serially, by the, JEDEC Solid State Technology Association, a council sponsored by the Electronic Industries Alliance (EIA) 2500 Wilson Boulevard, Arlington, VA 22201-3834, <a href="https://www.jedec.org">www.jedec.org</a>. The assignment will provide the component designation and the identification number. - 1.3.7 Suffix letters. The following suffix letters may be incorporated in the military part number as applicable. | A, B, C, etc. (except L, M, R, S, U, P) | Indicates a modified version which is substitutable for the basic numbered (non-suffix) device. | |-----------------------------------------|------------------------------------------------------------------------------------------------------------------------------| | M | Indicates matching of specified parameters of separate devices. | | R | Indicates reverse polarity packaging of the basic numbered device. | | LorS | Indicates that the terminal leads are longer or shorter, respectively, than those of the basic numbered device. | | P | Indicates particle impact noise detection (PIND) screened devices (JANTX, and JANTXV only). | | U | Indicates unleaded or surface mounted devices (different package configurations may also include a suffix letter). | | UR<br>US | Indicates unleaded or surface mounted (round end-cap diodes). Indicates unleaded or surface mounted (square end-cap diodes). | | -1 | Indicates metallurgical bond. | Suffix letter(s), except for P, must be used and marked on the device only when specific device types are covered by the applicable specification sheet requiring the suffix letters (see 3.10.6). 1.3.8 Device substitutions. A device of a higher product assurance level may be substituted for the same basic PIN device of a lower product assurance level. Product assurance levels, in descending order of assurance are: JANS, JANTXV, JANTX, and JAN (for chips, JANKC may replace JANHC). RHA devices tested to a higher total dose requirement may be substituted for the same basic PIN device with a lower total dose requirement (see appendix E, table E-II). For axial leaded diodes where the same PIN, both with and without a dash one (-1) suffix exists, the dash one device is considered to be a higher assurance level and may be substituted for the non-dash one part. Non-dash one devices are inactive for new design (whenever dash-one devices exist). For those devices selected to voltage tolerance (e.g., zener diodes, transient voltage suppressors) the tighter tolerance device may be substituted for one of the more relaxed tolerance devices. For those devices selected to temperature coefficient (e.g., voltage reference diodes) the tighter tolerance device may be substituted for one of the more relaxed tolerance devices. Those devices (including unencapsulated devices) having higher voltage ratings may be substituted for lower voltage ratings, provided all other parameters are equal (e.g., 600 PIV for 100 PIV diode). Devices having suffix letters L or S or no lead length designator, may be substituted for each other in applications where the alternate lead length will fit. JANTX 'P' devices are substitutable for JANTX devices and JANTXV 'P' devices are substitutable for JANTXV devices. The part being used for substitution may retain its original marking, or the PIN may be remarked. Lot records must maintain traceability of any remarking. #### 2. APPLICABLE DOCUMENTS 2.1 <u>General</u>. The documents listed in this section are specified in sections 3, 4, or 5 of this specification. This section does not include documents cited in other sections of this specification or recommended for additional information or as examples. While every effort has been made to ensure the completeness of this list, document users are cautioned that they must meet all specified requirements of documents cited in sections 3, 4, or 5 of this specification, whether or not they are listed. #### 2.2 Government documents. 2.2.1 <u>Specifications, standards, and handbooks</u>. The following specifications, standards, and handbooks form a part of this document to the extent specified herein. Unless otherwise specified, the issues of these documents are those cited in the solicitation or contract. #### DEPARTMENT OF DEFENSE SPECIFICATIONS (See Assist database for list of specification sheets at <a href="https://assist.daps.dla.mil/quicksearch/">https://assist.daps.dla.mil/quicksearch/</a>.) #### DEPARTMENT OF DEFENSE STANDARDS MIL-STD-750 - Test Methods for Semiconductor Devices. 2.3 <u>Non-Government publications</u>. The following documents form a part of this document to the extent specified herein. Unless otherwise specified, the issues of these documents are those cited in the solicitation or contract. #### ELECTRONIC INDUSTRIES ALLIANCE (EIA) JESD-31 - General Requirement for Distributors of Commercial and Military Semiconductor Devices. JESD-625 - Requirements for Handling Electrostatic-Discharge-Sensitive (ESDS) Devices. (Application for copies should be addressed to the Electronic Industries Alliance, 2500 Wilson Boulevard, Arlington VA 22201-3834, <a href="https://www.jedec.org">www.jedec.org</a>.) (Non-Government standards and other publications are normally available from the organizations which prepare or distribute the documents. These documents also may be available in or through libraries or other informational services.) 2.4 <u>Order of precedence</u>. Unless otherwise noted herein or in the contract, in the event of a conflict between the text of this document and the references cited herein (except for related specification sheets), the text of this document takes precedence. Nothing in this document, however, supersedes applicable laws and regulations unless a specific exemption has been obtained. #### 3. REQUIREMENTS 3.1 <u>Specification sheets</u>. The individual item requirements shall be as specified herein and in accordance with the applicable specification sheet. In the event of a conflict between the requirements of this specification and the specification sheet, and unless otherwise specified (see exception below), the latter shall govern. (If a specific requirement specified herein is not required for an item, it shall be so indicated on the specification sheet; for example, "Shock - N/A"). Exception - Specification sheets containing acceptable quality levels (AQL) and lot total percent defective (LTPD) shall not take precedence over the requirements contained herein. AQLs and LTPDs are no longer acceptable and shall be replaced with the appropriate c = o sampling plans as specified in appendix E. - 3.1.1 Implementation date. The qualifying activity has the authority to extend the implementation date on all MIL-PRF-19500 documents. It is the supplier's responsibility to request and to justify any implementation date extension. In addition, the qualifying activity has the authority to disqualify suppliers from any 5961 document which fails to meet the implementation date. Re-qualification and re-audit may be required to determine the root cause of this non-conformance. The qualifying activity will determine the implementation date whenever the specification fails to specify one; however, all suppliers shall be granted a minimum of 90 days (from the date of the specification or standard) to implement all requirements. - 3.2 <u>Qualification</u>. Devices furnished under this specification shall be products that are authorized by the qualifying activity for listing on the applicable qualified manufacturers list (QML) before contract award (see 4.2 and 6.3). The general requirements of referenced documents shall also apply. Only devices or die listed or approved for listing on the QML which meet all the performance requirements of the applicable specification sheets for the applicable quality level shall be marked and delivered. Any DoD specification or standard referred to in this specification may be replaced by an equivalent commercial standard as determined by the preparing activity and the qualifying activity. If a manufacturer opts to use an equivalent system, it is the responsibility of the manufacturer to demonstrate to the qualifying activity equivalence to the applicable requirements. Conversion from the standard flow(Figure E-1) to alternate flow(Figure E-2) (or alternate to standard flow) requires approval from the qualifying activity. - 3.2.1 <u>Certification options</u>. MIL-PRF-19500 will offer two options of JAN (except for JANS) certification (in addition to the diminishing manufacturing sources (DMS) provisions): The traditional QPL qualified products approach (see appendix D and E) and the QML qualified processes approach (see appendix C and E). JANS may not be qualified in accordance with appendix C). Certification to JANTX or JANTXV shall precede JANS certification unless justified and approved by the qualifying activity. They will be clearly identified on the device listings document, QML 19500. Methods of certification are further explained in 6.4.1 and the DLA Land and Maritime-VQE-19500 certification and qualification document. The QML format is explained in 6.4.2. - 3.3 <u>Performance requirements for JAN, JANTXV, and JANS devices, and JANHC and JANKC die.</u> It shall be demonstrated that parts delivered to this specification are capable of passing the tests and inspections specified in appendix E or appendix G, as required, for the applicable quality level. - 3.4 <u>Reference to specification sheets</u>. For purposes of this specification, when the term "specified" is used without references to a specific document, the intended reference is to the specification sheets. - 3.5 <u>Certification</u>. The qualifying activity shall verify that the manufacturer's quality system and device verification system meet 4.1, 4.2, and, if applicable, 4.4, and that the manufacturer is producing devices which meet 3.3. Wafer fabrication and assembly operations shall be performed in a facility or facilities certified by the qualifying activity for the applicable technology to the applicable level. The two levels of certification available are (JAN, JANTX, JANTXV) certification and (JANS) certification. There are two options for obtaining certification from the qualifying activity, either Quality Management Program of appendix C or to the Quality System of appendix D. Each manufacturer's certification status is listed in QML-19500. Re-audits are required to maintain certification and qualification. The standard re-audit frequency is two years. This certification period may be extended or reduced by the qualifying activity depending on past audit performance and other quality issues. A manufacturer seeking certification should refer to the qualifying activity's' certification and qualification information for manufactures' handbook. Initial and continued certification issues (i.e. alerts, redesigns, staffing, process, audit history, corrective action history, and design control). The qualifying activity may perform drop-in audits and problem audits as necessary without prior notification. - 3.5.1 <u>Transitional certification to appendix C.</u> Manufacturers may be granted transitional certification to appendix C once the manufacturer has completed an audit to appendix C, and has submitted a plan to the qualifying activity and preparing activity for achieving full appendix C implementation. The plan will include self audit results and milestones identifying the tasks necessary for appendix C compliance. As a minimum, the manufacturer will have implemented C.3.1. The transitional certification will be based on a commitment by the manufacturer to become appendix C certified and if the commitment is not met, the qualifying activity reserves the right to remove the transitional certification. - 3.5.2 <u>DMS approval</u>. This provision was created to provide sources of supply for difficult procurement situations. A DMS source has a verification system that qualifies devices for listing based on MIL-STD-750 laboratory suitability and a limited approval of all the quality system requirements that pertain to laboratory suitability, as follows: - a. Conversion of specification sheet requirements (see D.3.3). - b. Document control (see D.3.5) including production travelers. - c. Product identification and traceability (see D.3.8). - d. Inspection and test (see D.3.10). - e. Control of measuring and test equipment (see D.3.11). - f. Inspection and test status (see D.3.12). - g. Handling, storage, packaging, and delivery (see D.3.15). - h. Quality records (see D.3.16). - i. Internal quality audits (see D.3.17). - j. Training (see D.3.18). In addition, the following shall be addressed as they apply to inspection and test: - k. Management responsibility (see D.3.1.1, D.3.1.2, D.3.1.3.3, D.3.1.3.4, D.3.1.4, D.3.1.5, D.3.1.6). - I. Quality system (see D.3.2.1, D.3.2.2, D.3.2.3). - m. Control of non-conforming product (see D.3.13). - n. Corrective and preventative action (see D.3.14). - 3.5.3 <u>DMS listing</u>. DMS allows qualification of JAN products without certification based on an acceptable qualification report, MIL-STD-750 laboratory suitability, and DMS approval (see 3.10.10 for part marking). DMS approval will be granted on a case-by-case basis by the qualifying activity. The DMS listings may be superseded by any multiple listings of the same part number by certified manufacturers. The qualifying activity will determine when it is appropriate to add or delete a DMS listing from the QML. These listings may be an interim step to achieving a full qualification listing, or a manufacturer's listing may remain as a DMS listing indefinitely. - 3.5.4 <u>MIL-STD-750 laboratory suitability</u>. All testing of JAN devices shall be performed at a facility with MIL-STD-750 laboratory suitability, as granted by the qualifying activity, for the applicable test methods (see appendix D). - 3.6 <u>Traceability</u>. All devices delivered to this specification shall be identified (see 3.7 and 3.10.1) such that they shall be traceable through the lot identification code and inspection lot records. JAN, JANTX, JANTXV devices shall have a lot control system from wafer processing through conformance inspection which provides date of operation, operator(s) identification, and quantity. In addition, JANS devices shall have a lot control system from wafer processing through conformance inspection which provides wafer lot identification, operation (machine), date of operation, operator(s) identification, quantity, and serial numbers of devices processed. - 3.7 Certification of conformance and acquisition traceability. Manufacturers and distributors who offer the products as described in this specification shall provide written certification signed by the company or corporate official who has management responsibility for the production of the products, (1) that the product being supplied has been manufactured and shall be capable of passing the tests in accordance with this specification and conforms to all of the requirements as specified herein, and (2) that all products are as described on the certificate which accompanies the shipment. The responsible official may, by documented authorization, designate other responsible individuals to sign the certificate, but the responsibility for conformance to the facts shall rest with the responsible official. The certification shall be confirmed by documentation to the Government or to users with Government contracts or subcontracts, regardless of whether the products are acquired directly from the manufacturer or from another source such as a distributor. When other sources are involved, their acquisition certification shall be in addition to the certificates of conformance and acquisition traceability provided by the manufacturer and previous distributors. The contract number shall be included on the certificate of the supplier offering the product to the Government. In no case shall the manufacturer's certificate be altered or show signs of alteration. The certificate shall include the following information: - a. Manufacturer documentation: - (1) Manufacturer's name and address. - (2) Customer's or distributor's name and address. - (3) Device type, quality level, and specification sheet number. - (4) Only one lot identification code for each C of C (including plant code). - (5) Conformance inspection acceptance date. - (6) Quantity of devices in shipment from manufacturer. - (7) Statement certifying product conformance and traceability. - (8) Signature and date of transaction. - (9) Solderability inspection date and re-inspection date (only when performed, see 3.11). - (10) DMS marking in accordance with 3.5.2 and 3.10.10.f herein if applicable. - (11) ESD classification, when not marked on the device. - b. Distributor documentation for each distributor: - (1) Distributor's name and address. - (2) Name and address of customer. - (3) Quantity of devices in shipment. - (4) Certification that this shipment is a part of the shipment covered by the manufacturer's documentation, and an attached copy of the manufacturer's original certification. - (5) Signature and date of transaction. - (6) Certification that authorized dealers and distributors have handled the products in accordance with the requirements of JEDEC Standard JESD-31 and JESD-625. - (7) Device type, quality level, and lot identification code. - (8) Manufacturer's name. - 3.8 <u>Critical interface and materials</u>. Critical interface and materials for devices furnished under this specification shall be such that the devices meet the performance requirements of 3.3 (see appendix H). - 3.9 Lead and terminal finish. The lead and terminal finish shall be in accordance with appendix H herein. - 3.10 Marking. - 3.10.1 <u>Marking on each device</u>. The following marking shall be placed on each encapsulated semiconductor device and shall be legible. Devices having inadequate marking area for all applicable markings shall have as many of the following as possible, in the following order of precedence (with "a." being most important). Unencapsulated semiconductor devices (die) do not require individual device marking. JAN marking shall be performed by the basic plant. Marking may be performed in any wholly owned certified facility with the approval of the qualifying activity. Marking shall not be performed by any contracted facility. - a. Polarity marking, when applicable (see 3.10.5). - b. PIN (see 3.10.6). - Manufacturer's name, trademark, or identification (see 3.10.12) or manufacturer's designating symbol (see 3.10.7). - d. Lot identification code and code for plants (see 3.10.8 and 3.10.8.2). - e. Serial number, if applicable (see 3.10.9). - f. DMS marking, if applicable (See 3.10.10). - g. Special marking (see 3.10.3). Beryllium oxide identifier (see 3.10.3.2). The "P" suffix marking for PIND testing (see 1.3.7) may follow the type number or be marked any place on the device within the marking area. - h. Electrostatic discharge sensitivity (ESDS) identifier (optional see 3.10.3.1). - i. Country of origin (optional see 3.10.11). - 3.10.2 <u>Marking on initial container (unit package)</u>. All device marking including an ESD label, except for polarity and serial numbers, shall also appear on the unit package used as the initial protection for delivery. See appendix G, section G.6.2 for marking requirements of die unit packaging. - 3.10.3 <u>Special marking</u>. If any special marking is used, it shall in no way interfere with, or obscure, the marking required in 3.10.1. - 3.10.3.1 <u>ESDS identifier</u>. ESDS testing shall be done in accordance with test method 1020 of MIL-STD-750. The testing procedure of <u>JESD2</u>2-A114 may be used in lieu of method 1020 provided the manufacturer is able to demonstrate correlation between the two methods. Unless otherwise specified, tests shall be performed for initial qualification and product redesign. When a device's ESDS class is determined by the ESDS classification test (see E.4.2.1), the devices represented by the test may, at the option of the manufacturer, be marked as follows: | Class 0 | Less than 250 V | $\Delta 0$ - single equilateral triangle (outline or solid) +0 (still acceptable as pin one designator). | |---------------|--------------------|----------------------------------------------------------------------------------------------------------------------| | Class 1A | 250 V to 499 V | $\Delta A$ - single equilateral triangle (outline or solid) +A (still acceptable as pin one designator). | | Class 1B | 500 V to 999 V | $\Delta B$ - single equilateral triangle (outline or solid) +B (still acceptable as pin one designator). | | Class 1C | 1,000 V to 1,999 V | $\Delta C$ - single equilateral triangle (outline or solid) +C (still acceptable as pin one designator). | | Class 2 | 2,000 V to 3,999 V | $\Delta\Delta$ - double equilateral triangle (outline or solid) (still acceptable as pin one designator). | | Class 3A | 4,000 V - 7,999 V | $\Delta\Delta\Delta A$ - triple equilateral triangle (outline or solid) +A (still acceptable as pin one designator). | | Class 3B | 8,000 V - 15,999V | $\Delta\Delta\Delta$ B - triple equilateral triangle (outline or solid) +B (still acceptable as pin one designator). | | Non-sensitive | Above 15,999 V | No designator. | - 3.10.3.2 <u>Beryllium oxide package identifier</u>. If a semiconductor package contains beryllium oxide (beryllia), the device shall be marked with the designation 'BeO'. - 3.10.4 <u>Marking legibility</u>. Marking shall remain legible. Marking damage caused by mechanical handling shall not be cause for lot rejection. Devices having damaged markings shall be remarked prior to shipment to insure legibility. - 3.10.5 <u>Polarity marking of unidirectional diodes and thyristors</u>. The polarity shall be indicated by one of the following methods. ### 3.10.5.1 Diodes. - a. A diode graphic symbol or arrow with the arrow pointing toward the cathode terminal for forward bias. - b. A single contrasting color band or a minimum of three contrasting color dots spaced around the periphery on the cathode end may be used. - c. An ESD identifier may be used to indicate polarity for sensitive devices. NOTE: U, US, or UR diodes shall have a cathode band or three dots indicating cathode end. - 3.10.5.2 <u>Thyristors</u>. A graphic symbol for a thyristor with the arrow pointing toward the cathode terminal (for stud-mounted thyristors only). - 3.10.6 <u>PIN</u>. Each semiconductor device shall be marked with the type designation which shall be formulated as shown in 1.3. If the device size does not allow the complete PIN to be marked on the device, the component designation portion (see 1.3.5) shall be omitted first, followed by the quality level. RHA designators will be included to the abbreviated PIN as appropriate. - 3.10.6.1 JAN and J marking. The United States Government has adopted and is exercising legitimate control over the certification marks "JAN" and "J", respectively, to indicate that items so marked or identified are manufactured to, and meet all the requirements of the specification. Accordingly, items acquired to, and meeting all of the criteria specified herein and in applicable specifications shall bear the certification mark "JAN" except that items too small to bear the certification mark "JAN" shall bear the letter "J". The "JAN" or "J" shall be placed immediately before the part number except that if such location would place a hardship on the manufacturer in connection with such marking, the "JAN" or "J" may be located on the first line above or below the part number. Items furnished under contracts or orders which either permit or require deviation from the conditions or requirements specified herein or in applicable specifications shall not bear "JAN" or "J". In the event an item fails to meet the requirements of this specification and the applicable specification sheets, the manufacturer shall remove completely the military part number and the "JAN" or the "J" from the sample tested and also from all items represented by the sample. The "JAN" or "J" certification mark shall not be used on products acquired to contractor drawings or specifications. The United States Government has obtained Certificate of Registration Number 504,860 for the certification mark "JAN" and Registration Number 1,586,261 for the certification mark "J". - 3.10.6.1.1 <u>JAN branded prefix</u>. The type number of all semiconductor devices acquired to and meeting the requirements of this specification, and the applicable specification sheet, shall bear the applicable prefix. In the case of small size semiconductor devices, the abbreviated prefix J (for JAN), JX (for JANTXV), JV (for JANTXV), or JS (for JANS) may be used. Failed devices or lots shall have the JAN brand obliterated or removed within 30 days of failure. - 3.10.7 <u>Manufacturer's designating symbol</u>. The manufacturer's designating symbol shall be as listed in the QML and assigned by the qualifying activity. The symbol shall be used only by the manufacturer to whom it has been assigned and only on those devices manufactured at that manufacturer's plant. The manufacturer's designating symbol may be abbreviated by omitting the first "C" in the series of letters (see 3.10.12). - 3.10.8 Lot identification code. Semiconductor devices shall be marked by a code indicating the last week of sealing for the inspection lot accumulation period. The first two numbers in the code shall be the last two digits of the number of the year. The third and fourth numbers shall be two digits indicating the calendar week of the year. When the number of the week is a single digit, it shall be preceded by a zero. Reading from left to right or top to bottom, the code number shall designate the year and week. For axial diodes, the lot identification code is required for DO-35 package sizes and larger. - 3.10.8.1 <u>Lot identification code suffix letter</u>. When more than one inspection lot of a device type sealed within the same lot accumulation period is submitted for conformance inspection, a lot identification code suffix letter, consisting of a single capital letter, shall appear on each semiconductor device immediately following the date code. This letter shall be chosen by the manufacturer so that each inspection lot is uniquely identified by the lot identification code and by the lot identification suffix letter, if one is required. - 3.10.8.2 <u>Code for plants</u>. If the devices are assembled or the wafers are fabricated at a plant other than the basic plant, the lot identification code shall include a single letter which uniquely identifies the plant. This plant designator shall appear immediately preceding and adjacent to the date code. The plant designator will be listed with the addresses in the QML. - 3.10.9 <u>Serialization</u>. JANS devices and, when specified, other device levels shall be marked with a unique serial number assigned consecutively within the inspection lot. JANS devices shall be marked with the serial number in screening, and inspection lot records shall be maintained to provide traceability from the serial number to the specific wafer lot from which the devices originated. For small devices with insufficient area for serialization, lead or body tags may be used. JANS devices are allowed to be shipped without serialization tags as long as it is requested by the customer in writing. In some cases the lead and body tags are not wanted. In these cases, it is better to have the manufacturer remove the tags than it is to have the original equipment manufacturer (OEM) remove them and possibly damage the devices. Once the tags are removed these devices cannot be resold as JANS devices on the open market to anyone other than the original purchaser who has agreed to the removal of the serialization tags. - 3.10.10 <u>DMS marking</u>. The DMS mark is not part of the part number, will not be included in the PIN, and shall be distinctly separate from all other marking. DMS may be abbreviated as "D". - 3.10.11 <u>Country of origin</u>. The manufacturer shall indicate the country of origin of the device if other than USA. At the option of the manufacturer the country of origin marking may be omitted from the body of the device but shall be retained on the initial container. - 3.10.12 Manufacturer's name, abbreviation, or trademark. At the manufacturer's option, devices supplied to this specification may be marked with the device manufacturer's name, abbreviation, or trademark in place of the designating symbol described in 3.10.7, except for a manufacturer with multiple facility locations. The name or trademark of only the original manufacturer shall appear on the device or initial container. Alteration of name or trademark shall not be permitted. - 3.10.13 <u>Marking option</u>. Except for serialization, the manufacturer has the option of marking the entire lot or only the sample devices prior to CI. If the manufacturer exercises the option to mark only the sample devices, the procedure shall be as follows: - a. The sample devices shall be marked prior to performance of conformance or qualification inspection. - b. At the completion of inspection, the marking of the sample devices shall be inspected for conformance with the requirements of 3.10.1 and 3.10.4. - c. The inspection lot represented by a conforming inspection sample shall then be marked and any specified visual and mechanical inspection performed. - d. The marking materials and processing applied to the inspection lot shall be to the same specification as those used for the inspection sample. - 3.11 <u>Solderability</u>. All parts shall be capable of passing the solderability test in accordance with method 2026 of MIL-STD-750 on delivery. Re-inspection of solderability is not required by this specification. However, when solderability re-inspection is performed (either at the option of the manufacturer, supplier, or by customer contract), the re-inspection date shall appear on all subsequent certificates of conformance and traceability (see 3.7). - 3.12 <u>ESD control</u>. Semiconductors classified as class 0, 1A, 1B, 1C, 2, 3A, or 3B (see E.4.2.1) shall be handled in accordance with JESD-625, or other industry standard practice, to safeguard against discharge damage, as applicable. A minimum humidity level of 30 percent shall be maintained unless approved by the qualifying activity. Work stoppage shall occur when relative humidity drops below the approved minimum. An effective corrective and preventative action(s) shall be implemented prior to work resumption. - 3.13 <u>Recycled, recovered, or environmentally preferable materials</u>. Recycled, recovered, or environmentally preferable materials should be used to the maximum extent possible provided that the material meets or exceeds the operational and maintenance requirements, and promotes economically advantageous life cycle costs. - 3.14 <u>Pure tin</u>. The use of pure tin, as an underplate or final finish, is prohibited both internally and externally. Tin content of components and solder shall not exceed 97 percent, by mass. Tin shall be alloyed with a minimum of 3 percent lead, by mass (see 6.8) - 3.15 <u>Workmanship</u>. Semiconductor devices shall be processed in such a manner as to be uniform in quality and shall be free from other defects that will affect life, serviceability, or appearance. #### 4. VERIFICATION - 4.1 Classification of inspections. The inspection requirements specified herein are classified as follows: - a. Qualification inspection (see appendix E). - b. Screening (see appendix E). - c. Conformance inspection (see appendix E). - d. Element evaluation (see appendix G). - 4.2 <u>Quality system</u>. The manufacturer shall implement and maintain a quality system. This system shall assist the manufacturer in producing devices, which meet section 3. See appendix D for the quality system to be maintained by qualified suppliers to this specification. See appendix C for the optional QM program. - 4.3 <u>Device verification</u>. The manufacturer shall implement and maintain a verification program which demonstrates that devices meet section 3. Appendix E is the standard verification flow for qualified products, appendix G is the standard verification flow for unencapsulated devices. - 4.4 <u>Test modification, reduction, or elimination</u>. Tests and inspections may be modified, reduced, or eliminated with the approval of the preparing activity and the qualifying activity. When a manufacturer modifies, reduces, or eliminates a test or inspection, the manufacturer is only relieved of the responsibility of performing that test or inspection. The manufacturer is still responsible for providing the product, which meets the requirements section 3 herein. #### 5. PACKAGING - 5.1 <u>Packaging</u>. For acquisition purposes, the packaging requirements shall be as specified in the contract or order (see 6.2). When actual packaging of materiel is to be performed by DoD or in-house contractor personnel, these personnel need to contact the responsible packaging activity to ascertain packaging requirements. Packaging requirements are maintained by the Inventory Control Point's packaging activities within the Military Service or Defense Agency, or within the Military Service's system commands. Packaging data retrieval is available from the managing Military Department's or Defense Agency's automated packaging files, CD-ROM products, or by contacting the responsible packaging activity. - 5.2 Shipping containers. Mixing of date codes in intermediate shipping containers are not allowed. #### 6. NOTES (This section contains information of a general or explanatory nature that may be helpful, but is not mandatory.) 6.1 <u>Intended use</u>. This specification covers the general requirements for semiconductor devices used in electronic equipment. The semiconductor devices covered by this specification are unique due to the fact that these devices must be able to operate satisfactorily in systems under demanding conditions such as: 20 g's vibration, 100 g's of shock, salt atmosphere, wide temperature range (e.g. -55°C to +150°C). In addition, these requirements are verified under a qualification system. Commercial components are not designed to withstand these environmental conditions. - 6.2 Acquisition requirements. Acquisition documents should specify the following: - a. Title, number, and date of this specification. - b. Packaging requirements (see 5.1). - c. PIN (see 1.3). - d. Number of the applicable specification sheets (see 3.1). For additional information on PINs, contact DLA Land and Maritime, ATTN: VAC, P.O. Box 3990, Columbus, OH 43218-3990, or <a href="http://www.dscc.dla.mil/Programs/MILSpec/DocSearch.Asp">http://www.dscc.dla.mil/Programs/MILSpec/DocSearch.Asp</a>. - e. Lead formation, length, finish, if other than that specified, or when a choice is required by the device application. - f. Data requirements, when applicable. - g. Specify point of shipment. - h. PIND screening when required. - Date code and specification revision letter should not be restricted by the acquisition documents (see 3.10.8). - 6.2.1 <u>Order requirements</u>. The date code and specification revision letter should not be restricted by the acquisition documents (see 3.10.8). The JAN brand or the abbreviations (see 3.10.6.1) must not be used on any semiconductor device acquired under contracts which permit or require any changes to this specification or the applicable specification sheet, except for: - a. Lead length. - b. Lead finish. - c. PIND testing. PIND screening to requirements beyond those specified herein may be performed only when imposed by the acquisition document upon the component manufacturer. A new PIN will be created in accordance with 1.3 and 3.10.3. Devices which pass such screens may be JAN branded or may retain the JAN brand if already marked. All devices failing such screens must not be JAN branded or, if already marked, must have the JAN brand removed or the device destroyed. PIND screening will follow the flow outlined in Figure E-4 unless otherwise specified by the customer. - d. Lead forming (see E.5.3.4 and E.5.4.2). The forming of leads must not be performed except for specific customer orders where the lot is controlled throughout processing by specific lot travelers. The bend must not be closer than .050 inch (1.27 mm) to the lead to package seal. - e. Additional marking. - 6.3 Qualification. With respect to products requiring qualification, awards will be made only for products which are, at the time of award of a contract, qualified for inclusion in the Qualified Manufacturers List (QML), whether or not such products have actually been so listed by that date. The attention of the contractors is called to these requirements, and manufacturers are urged to arrange to have the products that they propose to offer to the Federal Government tested for qualification in order that they may be eligible to be awarded contracts or orders for the products covered by this specification. See the "Certification and Qualification Information for Manufacturers" booklet (DLA Land and Maritime-VQE-19500) for details on the certification and qualification program. Information pertaining to qualification of products may be obtained from DLA Land and Maritime, ATTN: VQE, P.O. Box 3990, Columbus, OH 43218-3990 or e-mail <a href="mailto:vqe.chief@dla.mil">vqe.chief@dla.mil</a>. An online listing of products qualified to this specification may be found in the Qualified Products Database (QPD) at <a href="https://assist.daps.dla.mil">https://assist.daps.dla.mil</a>. 6.4 <u>Supersession information</u>. Devices covered by specification sheets are substitutable for the manufacturer's and user's PIN's. This information in no way implies that manufacturer's PINs are suitable as a substitute for the military PIN. The table below is an example of the type of cross reference data that should be available in the specification sheets. #### Supersession and cross reference data. | Military<br>PIN | Manufacturer's<br>CAGE code | Manufacturer's and user's PIN | |-----------------|-----------------------------|-------------------------------| | | | | - 6.4.1 <u>Methods of qualification</u>. There are two methods to supply JAN semiconductors to MIL-PRF-19500. Appendix D and appendix E defines the historical screening, sampling, and quality system approach formerly listed on the QPL. Appendix C defines the QML approach. It includes the following important features: - a. Technical Review Board (TRB). - b. Optimization. - c. Quality planning. - d. Statistical techniques. - e. On-going reliability program (fit rate prediction). - f. QM plan. - g. Product characterization and capability evaluation. - h. Failure mode and effects analysis (FMEA). One method is not preferred over the other. When large volume device production is typical, the qualified manufacturer approach, which focuses on qualifying the process and production line (see appendix C), offers significant advantages to the supplier. Small companies with modest volumes often find the historical qualified products approach more cost effective. Suppliers should choose their method based on their business environment. Leveraging off high volume commercial lines has proven to be effective in the Microcircuit QML. However, the majority of MIL-PRF-19500 suppliers do not have similar high volume commercial production to leverage from. - 6.4.2 <u>QML format</u>. QML-19500 will be divided into two sections. The first section will include all device listings qualified by the manufacturer. This section lists part number, electrostatic discharge (ESD) class, manufacturer's designating symbol, qualification reference, specification sheets, qualified products approval status (appendix D certification or DMS approval) status, and manufacturer's plants. The second section alphabetically lists manufacturers with the following information as a minimum: - a. Manufacturers' name, manufacturers' management representative, address, fax, e-mail, and phone number. - b. Location of wafer fabrication, assembly, and test operations. - c. Contracted operations (if applicable). - d. Commercial and Government Entity (CAGE) code and manufacturing designating symbol and logo. - e. Qualified products approval status (appendix D certification, or DMS approval). #### 6.5 Subject term (key word) listing: Conformance inspection Double plug construction Electrostatic discharge sensitivity Failure analysis Metallurgical bond Qualification Qualified Manufacturers Listing Radiation hardness assurance Statistical process control Technical review board Test optimization Thermal match Thermal response - 6.6 <u>PIN</u>. This specification requires a PIN that describes codification and/or classification and appropriate references to associated documents (see 1.3 and 3.1 herein). - 6.7 <u>Environmentally preferable material</u>. Environmentally preferable materials should be used to the maximum extent possible to meet the requirements of this specification. As of the dating of this document, the U.S. Environmental Protection Agency (EPA) is focusing efforts on reducing 31 priority chemicals. The list of chemicals and additional information is available on their website at <a href="http://www.epa.gov/osw/hazard/wastemin/priority.htm">http://www.epa.gov/osw/hazard/wastemin/priority.htm</a>. Included in the EPA list of 31 priority chemicals are cadmium, lead, and mercury. Use of these materials should be minimized or eliminated unless needed to meet the requirements specified herein (see section 3). - 6.8 <u>Tin whisker growth</u>. The use of alloys with tin content greater than 97 percent, by mass, may exhibit tin whisker growth problems after manufacture. Tin whiskers may occur anytime from a day to years after manufacture and can develop under typical operating conditions, on products that use such materials. Conformal coatings applied over top of a whisker-prone surface will not prevent the formation of tin whiskers. Alloys of 3 percent lead, by mass, have shown to inhibit the growth of tin whiskers. For additional information on this matter, refer to ASTM-B545 (Standard Specification for Electrodeposited Coatings of Tin). - 6.9 <u>Changes from previous issue</u>. Marginal notations are not used in this revision to identify changes with respect to the previous issue due to the extensiveness of the changes. #### **DEFINITIONS** #### A.1 SCOPE - A.1.1 <u>Scope</u>. This appendix contains the definitions of terms used with semiconductor devices. This appendix is not a mandatory part of the specification. The information contained herein is intended for guidance only. - A.2 APPLICABLE DOCUMENTS. This section not applicable to this appendix. #### A.3 SEMICONDUCTOR COMMON DEFINITIONS - A.3.1 <u>Absolute maximum ratings</u>. The values specified for "ratings", "maximum ratings", or "absolute maximum ratings" are based on the "absolute system" and unless otherwise required for a specific test method, are not to be exceeded under any service or test conditions. These ratings are limiting values beyond which the serviceability of any individual semiconductor device may be impaired. Unless otherwise specified, the voltage, current, and power ratings are based on continuous dc power conditions at free air ambient temperature of +25°C. For pulsed or other conditions, or operation of similar nature; the current, voltage, and power dissipation ratings are a function of time and duty cycle. In order not to exceed absolute ratings, the equipment designer has the responsibility of determining an average design value, for each rating, below the absolute value of that rating by a safety factor, so that the absolute values will never be exceeded under any usual conditions of supply-voltage variation, load variation, or manufacturing variation in the equipment itself. - A.3.2 <u>Ambient temperature</u>. Ambient temperature is the air temperature measured below a semiconductor device, in an environment of substantially uniform temperature, cooled only by natural air convection, and not materially affected by reflective and radiant surfaces. - A.3.3 Anode. The electrode from which the forward current flows within the device. - A.3.4 <u>Specification sheet</u>. Since this specification covers the general requirements and tests for semiconductor devices, the details of performance of the semiconductor device shall be specified in the specification sheet. Items listed below should be covered in the specification sheet: - a. PIN (see 1.3). - b. Generic design, construction, and material (see appendix H). - c. The marking to be omitted, if any (see 3.10). The order of precedence for marking is as listed in 3.10.1. - d. Classification of inspection. - e. Examination and tests to be performed under qualification inspection. - f. Examination and tests to be performed under CI. - g. Examination and tests to be performed under screening inspection. - h. End-point measurements to be made for group A, B, C, D, and E inspections (see appendix E). - i. Quality levels covered. - j. Device level and screening procedure if other than table E-IV. - Sequence of test, test method, test condition, limit, cycles, temperature, or axis; when not specified, or if other than specified herein. - I. Interim (pre- and post-burn-in) electrical parameters. - m. Burn-in test condition and burn-in test circuit. - n. Delta parameter measurements or provisions for percent defective allowed (PDA) including procedures for traceability, where applicable. - o. Final electrical measurements. - p. Requirements for data recording and reporting, where applicable. - A.3.4.1 <u>MIL-STD-750 details</u>. In addition to the items as specified in A.3.4, the applicable details required by MIL-STD-750 should be listed in the specification sheet. - A.3.5 <u>Blocking</u>. A term describing the state of a semiconductor device or junction which eventually prevents the flow of current. - A.3.6 <u>Breakdown voltage</u>. The breakdown voltage is the maximum instantaneous voltage, including repetitive and nonrepetitive transients, which can be applied across a junction in the reverse direction without an external means (circuit) of limiting the current. It is also the instantaneous value of reverse voltage at which a transition commences from a region of high small-signal impedance to a region of substantially lower small-signal impedance. - A.3.7 <u>Case mount</u>. A type of package (outline) which provides a method of readily attaching one surface of the semiconductor device to a heat dissipater to achieve thermal management of the case temperature (example: TO-3, DO-4). - A.3.8 <u>Case temperature</u>. Case temperature is that temperature measured at a specified point on the case of a semiconductor device. - A.3.9 Cathode. The electrode to which the forward current flows within the device. - A.3.10 <u>Characteristic.</u> An inherent and measurable property of a device. Such a property may be electrical, mechanical, thermal, hydraulic, electromagnetic, or nuclear, and can be expressed as a value for stated or recognized conditions. A characteristic may also be a set of related values usually shown in graphical form. - A.3.11 <u>Control plans</u>. Control plans are written descriptions of the system for controlling parts and processes. They are written by suppliers to address the importance characteristics and engineering requirements of the product. Each part shall have a control plan, but in many cases "family" control plans can cover a number of part products using a common process. - A.3.12 <u>Constant current source</u>. A current source shall be considered constant if halving the generator impedance does not produce a change in the parameter being measured that is greater than the required precision of the measurement. - A.3.13 <u>Constant voltage source</u>. A voltage source shall be considered constant if doubling the generator impedance does not produce a change in the parameter being measured that is greater than the required precision of the measurement. - A.3.14 <u>Disc type</u>. A type of package (outline) for very high power devices which provides two parallel surfaces for mounting into a specialized heat dissipator capable of applying a specified compressive force to the device. - A.3.15 <u>Engineering evaluation</u>. An engineering evaluation is an in-depth scientific investigation of anomalies or potential problems to determine root cause and provide solutions. An analysis of a possible non-conformance or quality defect will be performed by appropriate engineers or applicable technical experts. An assessment of the damage or non-conformance will be documented and corrective action will be implemented. Conclusions can be based on visual inspection, data, past history, failure analysis, destructive physical analysis (DPA), delidding, step stress testing, electric screening, or any reasonable tool or combinations of tools. A detailed report shall be documented and made available to the qualifying activity. - A.3.16 <u>Failure analysis</u>. Failure analysis (FA) is the discipline incorporating all techniques of physical, chemical and electro-magnetic (EM) characterization of product and materials to isolate the mode of failure and define the mechanism of occurrence. FA is used as an integral tool in root cause determination and process-segment targeting in the corrective action procedure. - A.3.17 <u>Forward bias</u>. The bias which tends to produce current flow in the forward direction (p-type semiconductor region at a positive potential relative to n-type region). - A.3.18 Failure mode and effects analysis (FMEA). A FMEA is an analytical technique used as a means to assure potential failure modes and their associated causes/mechanisms have been considered and addressed. The process and design FMEAs should identify process and design failure modes, and identify process and design variables on which to focus controls for detection and occurrence reduction. It develops a list of potential failure modes and establishes a priority system for corrective action considerations. Creation of the FMEA should start with the process flow. A potential failure mode is defined as the manner in which the process could potentially fail to meet the process requirements or design intent. FMEAs also include information on potential effects of failure, severity level, potential causes, current process controls, as well as other information. - A.3.19 <u>Metallurgical bond, diode construction, and thermal matching</u>. Metallurgical bonds as used in JAN-brand semiconductor devices will be identified by one of the following categories. The listing of the three types of metallurgical bonds is for clarification and may not necessarily be listed in order of merit. - A.3.19.1 <u>Double plug construction</u>. Double plug construction is one where the terminal plugs have equal nominal diameters. Plug contact with the semiconductor die may be achieved either through direct contact with the die metallization materials or via brazing or solder preform metallization. The use of a point contact whisker or other wire conductors is not allowed. - A.3.19.2 <u>Dash-one construction</u>. Dash-one diodes shall be of double plug construction utilizing high temperature metallurgical bonding between both sides of the silicon die and attach preform or terminal pins. - A.3.19.3 <u>Category I metallurgical bond</u>. A category I metallurgical bond is formed when the bond between the semiconductor element (such as silicon or germanium) and the package consists of a phase which melts during the bonding process and which includes in the solidified melt both a portion of the semiconductor element and a portion of the metallization layer which is on the package mounting surface. Category I bonds between adjacent semiconductor elements (as in stacks) shall include portions of both semiconductor elements in the solidified melt. Unless otherwise specified in the specification sheet, category I metallurgical bonds are typically required for all axial leaded diodes, equal to and greater than 1 watt or 1 amp. - A.3.19.4 <u>Category II metallurgical bond</u>. A category II metallurgical bond is formed utilizing a brazing or soldering alloy which melts during the bonding process and bonds to a metallization layer on each of the surfaces being joined. Dissolution of the semiconductor element or any of the wetted surface layers is not required. - A.3.19.5 <u>Category III metallurgical bond</u>. A category III metallurgical bond is formed when the surfaces to be bonded are brought together under conditions of temperature and pressure such that a diffusion bond is formed between the outermost metallization layer of the elements being joined. This bond is characterized by having species from both sides of the original interface diffused across the interface without any molten phase having been present. - A.3.19.6 <u>Non-cavity double plug diode</u>. Double plug construction where the package glass is in intimate contact with the semiconductor die isolating the anode and cathode regions, and insuring immunity from particle related failures. Voids may be present provided isolation (to prevent arcing) and particle immunity are insured. - A.3.19.7 <u>Thermally matched axial leaded diodes</u>. Diode construction with the coefficients of thermal expansion of the die, plug, and package materials will be thermally matched such that the diodes are immune to intermittent opens caused by thermal stress. Axial-leaded diode critical interfaces which comply with this definition shall utilize tungsten or molybdenum plugs. - A.3.19.8 <u>Metallurgically bonded-thermally matched-noncavity double plug construction</u>. Diodes meeting this definition shall be of double plug construction utilizing tungsten or molybdenum plugs. Both sides of the diode chip (die) shall be bonded to the corresponding plug by a category I metallurgical bond. The package shall be thermally matched, non-cavity construction (see A.3.19.1 through A.3.19.3, A.3.19.6, and A.3.19.7). The plated silver button contact design is not permitted. - A.3.20 <u>Noise figure</u>. At a selected input frequency, the noise figure is the ratio of the total noise power per unit bandwidth (at a corresponding output frequency) delivered to the output termination, to the portion thereof contributed at the input frequency by the input termination, whose noise temperature is standard (293°K) at all frequencies. - A.3.21 Open circuit. A circuit shall be considered as open circuited if halving the magnitude of the terminating impedance does not produce a change in the parameter being measured greater than the specified accuracy of the measurement. - A.3.22 <u>Package type</u>. A package type is a package which has the same case outline (varying only in size), configuration, materials (including bonding, wire, or ribbon and die attach), piece parts (excluding preforms which differ only in size), and assembly processes. - A.3.23 <u>Pulse</u>. A pulse is a flow of electrical energy of short duration. See figure A-1 for illustrations of the characteristics defined in A.3.24 through A.3.29, inclusive. $t_r$ = Pulse rise time. td = Pulse delay time. $t_p$ = Pulse time. $t_S$ = Pulse storage time. tf = Pulse fall time. $t_W$ = Pulse average time. I = Pulse amplitude. #### NOTES: - 1. Subscript 2 denotes output. - 2. Subscript 1 denotes input. FIGURE A-1. Pulse measurements. - A.3.24 <u>Pulse average time</u>. The average pulse time of a pulse is the time duration from a point on the leading edge which is 50 percent of the maximum amplitude to a point on the trailing edge which is 50 percent of the maximum amplitude. - A.3.25 <u>Pulse delay time</u>. The delay time of a pulse is the time interval from a point at which the leading edge of the input pulse has risen to 10 percent of its maximum amplitude to a point at which the leading edge of the output pulse has risen to 10 percent of its maximum amplitude. - A.3.26 <u>Pulse fall time</u>. The fall time of a pulse is that time duration during which the amplitude of its trailing edge is decreasing from 90 to 10 percent of the maximum amplitude. - A.3.27 <u>Pulse rise time</u>. The rise time of a pulse is that time duration during which the amplitude of its leading edge is increasing from 10 to 90 percent of the maximum amplitude. - A.3.28 <u>Pulse storage time</u>. The storage time of a pulse is the time interval from a point 10 percent down from the maximum amplitude on the trailing edge of the input pulse to a point 10 percent down from the maximum amplitude on the trailing edge of the output pulse. - A.3.29 <u>Pulse time</u>. The pulse time of a pulse is the time interval from the point on the leading edge which is 90 percent of the maximum amplitude, to the point on the trailing edge which is 90 percent of the maximum amplitude. - A.3.30 <u>Radiation failures</u>. A radiation failure is defined at the lowest radiation level when either any device parameter exceeds its specified post irradiation parameter limits (PIPL) or the device fails any functional test in accordance with stated test conditions. - A.3.31 <u>Radiation hardness assurance (RHA)</u>. That portion of performance verification testing that assures that parts meet the radiation response characteristics as specified in this specification and the specification sheet. - A.3.32 <u>Rating</u>. The nominal value of any electrical, thermal, mechanical, or environmental quantity assigned to define the operating conditions under which a component, machine, apparatus, or electronic device is expected to give satisfactory service. - A.3.33 <u>Reverse bias</u>. The bias which tends to produce current flow in the reverse direction (n-type semiconductor region at a positive potential relative to the p-type region). - A.3.34 <u>Semiconductor devices</u>. Electronic device in which the characteristic distinguishing electronic conduction takes place within a semiconductor. - A.3.35 <u>Semiconductor diode</u>. A semiconductor device having two terminals and exhibiting a nonlinear voltage-current characteristic. - A.3.36 <u>Semiconductor junction</u>. A region of transition between semiconductor regions of different electrical properties (e.g., n-n+, p-n, p-p+ semiconductors) or between a metal and a semiconductor. - A.3.37 <u>Short circuit</u>. A circuit shall be considered short-circuited if doubling the magnitude of the terminating impedance does not produce a change in the parameter being measured that is greater than the specified accuracy of the measurement. - A.3.38 <u>Small signal</u>. A signal shall be considered small if doubling its magnitude does not produce a change in the parameter being measured that is greater than the specified accuracy of the measurement. - A.3.39 <u>Storage temperature</u>. Storage temperature is a temperature at which the device may be stored without any power being applied. - A.3.40 <u>Temperature coefficient</u>. The ratio of the change in a parameter to the change in temperature. - A.3.41 <u>Thermal compression bond</u>. A bond achieved when pressure and temperature are present regardless of how the temperature rise was achieved except without ultrasonic assist. - A.3.42 <u>Thermal equilibrium</u>. Thermal equilibrium is reached when doubling the test time interval does not produce a change, due to thermal effects, in the parameter being measured that is greater than the specified accuracy of the measurement. - A.3.43 <u>Thermal resistance</u>. Thermal resistance is the temperature rise, per unit power dissipation, of a junction above the temperature of a stated external reference point under conditions of thermal equilibrium. - A.3.44 <u>Thyristor</u>. A bi-stable semiconductor device that comprises three or more junctions and can be switched from the off-state or on-state to the opposite state. - A.3.45 <u>Transistor</u>. An active semiconductor device capable of providing power amplification and having three or more terminals. - A.3.46 Expanded metallization. Expanded metallization is metallization that increases in area (example, metal line to bond pad area) (see figure A-2). FIGURE A-2. Example of expanded metallization. - A.3.47 <u>Impulse waveform</u>. A pulse with a defined virtual front and impulse duration for either a voltage or current amplitude of unidirectional polarity. - A.3.48 <u>Virtual front duration</u>. The pulse time as defined by 1.67 times time for voltage to increase from 30 percent to 90 percent of crest (peak value) or 1.25 times time for current to increase from 10 percent to 90 percent of crest. - A.3.49 <u>Impulse duration</u>. The time required for an impulse waveform to decay to 50 percent of the peak value measured from the start of the virtual front duration of zero crossover. - A.3.50 <u>Line</u>. A collection of similar wafer fabrication flows, or similar package assembly flows used to manufacture semiconductors in accordance with a specified process flow. #### A.4 TRANSISTOR DEFINITIONS - A.4.1 Junction transistors, multijunction types. - A.4.1.1 <u>Base</u>. A region which lies between an emitter and collector of a transistor and into which minority carriers are injected. - A.4.1.2 Collector. A region through which a primary flow of charge carriers leaves the base. - A.4.1.3 <u>Cutoff current</u>. The cutoff current is the measured value of dc current when a transistor is reverse biased by a voltage less than the breakdown voltage. - A.4.1.4 Emitter. A region from which charge carriers that are minority carriers in the base are injected into the base. - A.4.1.5 <u>Junction, collector</u>. A semiconductor junction, normally biased in the reverse direction, the current through which can be controlled by the introduction of minority carriers into the base. - A.4.1.6 <u>Junction, emitter</u>. A semiconductor junction normally biased in the forward direction to inject minority carriers into the base. - A.4.1.7 <u>Saturation</u>. A base current and a collector current condition resulting in a forward-biased collector junction. - A.4.2 Unijunction transistors. - A.4.2.1 <u>Peak point</u>. The point on the emitter current-voltage characteristic corresponding to the lowest current at which the change in emitter base voltage with respect to emitter current equals zero. - A.4.2.2 <u>Unijunction transistor</u>. A three-terminal semiconductor device having one junction and a stable negative-resistance characteristic over a wide temperature range. - A.4.2.3 <u>Valley point</u>. The point on the emitter current-voltage characteristic corresponding to the second lowest current at which the change in emitter base voltage with respect to emitter current equals zero. - A.4.3 Field-effect transistors (FET). - A.4.3.1 <u>Depletion-mode operation</u>. The operation of a FET such that changing the gate to source voltage from zero to a finite value decreases the magnitude of the drain current. - A.4.3.2 <u>Depletion-type FET</u>. A FET having appreciable channel conductivity for zero gate to source voltage. The channel conductivity may be increased or decreased according to the polarity of the applied gate to source voltage. - A.4.3.3 <u>Drain</u>. A region into which majority carriers flow from the channel. - A.4.3.4 <u>Enhancement-mode operation</u>. The operation of a FET such that changing the gate to source voltage from zero to a finite value increases the magnitude of the drain current. - A.4.3.5 <u>Enhancement-mode FET</u>. A FET having substantially zero channel conductivity for zero gate to source voltage. The channel conductivity may be increased by the application of a gate to source voltage of appropriate polarity. - A.4.3.6 <u>FET</u>. A transistor in which the conduction is due entirely to the flow of majority carriers through a conduction channel controlled by an electric field arising from a voltage applied between the gate and source terminals. - A.4.3.7 <u>Gate</u>. The electrode associated with the region in which the electric field due to the control voltage is effective. - A.4.3.8 <u>Insulated-gate FET</u>. A FET having one or more gate electrodes which are electrically insulated from the channel. - A.4.3.9 <u>Junction-gate FET</u>. A FET that uses one or more gate regions to form p-n junction(s) with the channel. - A.4.3.10 MOSFET. An insulated gate FET in which the insulating layer between each gate electrode and the channel is oxide material. - A.4.3.11 N-channel FET. A FET that has an n-type conduction channel. - A.4.3.12 P-channel FET. A FET that has a p-type conduction channel. - A.4.3.13 Source. A region from which majority carriers flow into the channel. - A.5 DIODE AND RECTIFIER DEFINITIONS - A.5.1 Signal diodes and rectifier diodes. - A.5.1.1 <u>Semiconductor rectifier diode</u>. A device having an asymmetrical voltage-current characteristic used for rectification. - A.5.1.2 <u>Semiconductor signal diode</u>. A device having an asymmetrical voltage-current characteristic and used for signal detection. - A.5.2 Microwave diodes. - A.5.2.1 Detector diode. A device which converts rf energy into dc or video output. - A.5.2.2 <u>Gunn diode</u>. A microwave diode that exhibits negative resistance arising from the bulk negative differential conductivity occurring in several compound semiconductors such as gallium arsenide, and that operates at a frequency determined by the transit time of charge bunches formed by this negative differential conductivity. - A.5.2.3 <u>Impact, avalanche, and transit time diode (IMPATT)</u>. A semiconductor microwave diode that, when its junction is biased into avalanche, exhibits a negative resistance over a frequency range determined by the transit time of charge carriers through the depletion region. - A.5.2.4 <u>Limited space-charge accumulation diode (LSA)</u>. A microwave diode similar to the Gunn diode except that it achieves higher output power at frequencies, determined by the microwave cavity, that are several times greater than the transit-time frequency by avoiding the formation of charge bunches or domains. - A.5.2.5 <u>Matched pair</u>. A pair of diodes identical in outline dimensions and with matched electrical characteristics. The two diodes may both be forward polarity, or one forward and one reverse polarity, or both reverse polarity. - A.5.2.6 <u>Microwave diode</u>. A two terminal device that is responsive in the microwave region of the electromagnetic spectrum, commonly regarded as extending from 1 GHz to 300 GHz. - A.5.2.7 <u>Mixer diode</u>. A microwave diode that combines rf signals at two frequencies to generate an rf signal at a third frequency. - A.5.2.8 <u>Trapped plasma avalanche transit time diode (TRAPATT)</u>. A microwave diode that, when its junction is biased into avalanche, exhibits a negative resistance at frequencies below the transit time frequency range of the diode due to generation and dissipation of trapped electron-hole plasma resulting from the intimate interaction between the diode and a multiresonant microwave cavity. - A.5.3 Tunnel diodes. - A.5.3.1 <u>Tunnel diodes</u>. A device in which quantum-mechanical tunneling leads to a region of negative slope in the forward direction of the current-voltage characteristic. - A.5.3.2 <u>Backward diode</u>. A device in which quantum-mechanical tunneling leads to a current-voltage characteristic with a reverse current greater than the forward current, for equal and opposite applied voltages. - A.5.4 Voltage-regulator and voltage-reference diodes. - A.5.4.1 <u>Voltage-reference diode</u>. A diode which is normally biased to operate in the breakdown region of its voltage-current characteristic and which develops across its terminals a reference voltage of specified accuracy, when biased to operate throughout a specified current and temperature range. - A.5.4.2 <u>Voltage-regulator diode</u>. A diode which is normally biased to operate in the breakdown region of its voltage-current characteristic and which develops across its terminals an essentially constant voltage throughout a specified current range. - A.5.5 Current-regulator diodes. - A.5.5.1 <u>Current-regulator diode</u>. A diode which limits current to an essentially constant value over a specified voltage range. - A.5.6 Varactor diodes. - A.5.6.1 <u>Varactor diode</u>. A two terminal semiconductor device in which use is made of the property that its capacitance varies with the applied voltage. - A.5.6.2 <u>Tuning diode</u>. A varactor diode used for rf tuning including functions such as automatic frequency control (AFC) and automatic fine tuning (AFT). - A.5.7 <u>Transient voltage suppressors</u>. - A.5.7.1 Varistor. A transient voltage suppressor that is a nonlinear resistor with symmetrical characteristics. - A.5.7.2 <u>Avalanche-junction</u>. A transient voltage suppressor that is a semiconductor diode that can operate in either the forward or reverse direction of its voltage-current characteristic to limit voltage transients. - A.5.7.3 <u>Clamping voltage</u>. The voltage in a region of low differential resistance that serves to limit the transient voltage across the device terminals. - A.5.7.4 Clamping factor. The ratio of clamping voltage to breakdown voltage. - A.5.7.5 Peak impulse current. The peak current for a series of essentially identical impulses. - A.5.7.6 <u>Standby current</u>. The dc current through a transient voltage suppressor at rated standoff voltage. - A.5.7.7 Repetitive peak pulse power. The peak power dissipation resulting from the peak impulse current. - A.5.7.8 <u>Response time</u>. The time interval between the point on the impulse waveform at which the amplitude exceeds the clamping voltage level and the peak of the voltage overshoot. - A.5.7.9 <u>Voltage overshoot</u>. The excess voltage over the clamping voltage that occurs when a current impulse having short virtual front duration is applied. - A.5.7.10 Forward surge current. The peak current for a single impulse for forward biased diode. - A.5.7.11 Working peak voltage. The peak voltage, excluding all transient voltage, usually referred to as standoff voltage. #### A.6 CLASSES OF THYRISTORS DEFINITIONS - A.6.1 <u>Thyristor</u>. A bi-stable semiconductor device that comprises three or more junctions and can be switched between conducting and nonconducting status. - A.6.1.1 <u>Bi-directional diode thyristor</u>. A two terminal thyristor having substantially the same switching behavior in the first and third quadrants of the principal voltage-current characteristic. - A.6.1.2 <u>Bi-directional triode thyristor</u>. An n-gate or p-gate thyristor having substantially the same switching behavior in the first and third quadrants of the principal voltage-current characteristic. - A.6.1.3 <u>N-gate thyristor</u>. A three-terminal thyristor in which the gate terminal is connected to the n-region adjacent to the region to which the anode terminal is connected and that is normally switched to the on-state by applying a negative signal between gate and anode terminals. - A.6.1.4 P-gate thyristor. A three-terminal thyristor in which the gate terminal is connected to the p-region adjacent to the region to which the cathode terminal is connected and that is normally switched to the on-state by applying a positive signal between gate and cathode terminals. - A.6.1.5 <u>Reverse blocking diode thyristor</u>. A two-terminal thyristor that switches only for positive anode to cathode voltages and exhibits a reverse blocking state for negative anode to cathode voltages. - A.6.1.6 <u>Reverse blocking triode thyristor</u>. An n-gate or p-gate thyristor that switches only for positive anode to cathode voltages and exhibits a reverse blocking state for negative anode to cathode voltages. - A.6.1.7 <u>Reverse conducting diode thyristor</u>. A two terminal thyristor that switches only for positive anode to cathode voltages and conducts large currents at negative anode to cathode voltages comparable in magnitude to the on-state voltage. - A.6.1.8 <u>Reverse conducting triode thyristor</u>. An n-gate or p-gate thyristor that switches only for positive anode to cathode voltages and conducts large currents at negative anode to cathode voltages comparable in magnitude to the on-state voltages. - A.6.1.9 <u>Turn off thyristor</u>. A thyristor that can be switched between conducting and nonconducting states by applying control signals of appropriate polarities to the gate terminal, with the ratio of triggering power to triggered power appreciably less than one. - A.6.2 Physical structure terms. - A.6.2.1 Gate. An electrode connected to one of the semiconductor regions for introducing control current. - A.6.2.2 Main terminals. The two terminals through which the principal current flows. - A.6.3 Electrical characteristic and rating terms. - A.6.3.1 <u>Anode to cathode voltage-current characteristic (anode characteristic)</u>. A function, usually represented graphically, relating the anode to cathode voltage to the principal current, with gate current where applicable, as a parameter. - A.6.3.2 <u>Breakover point</u>. Any point on the principal voltage-current characteristic for which the differential resistance is zero and where the principal voltage reaches a maximum value. - A.6.3.3 <u>Negative differential resistance region</u>. Any portion of the principal voltage-current characteristic in the switching quadrant within which the differential resistance is negative. - A.6.3.4 Off impedance. The differential impedance between the terminals through which the principal current flows when the thyristor is in the off state. - A.6.3.5 Off-state. The condition of a thyristor corresponding to the high resistance low current portion of the principal voltage-current characteristic between the origin and the breakover point in the switching quadrant. - A.6.3.6 <u>On impedance</u>. The differential impedance between the terminals through which the principal current flows when the thyristor is in the on state. - A.6.3.7 On-state. The condition of a thyristor corresponding to the low resistance, low voltage portion of the principal voltage-current characteristic in the switching quadrant. - A.6.3.8 Principal current. A generic term for the current through the device excluding gate current. - A.6.3.9 Principal voltage. The voltage between the main terminals. - A.6.3.10 <u>Principal voltage-current characteristic (principal characteristic)</u>). A function, usually represented graphically, relating the principal voltage to the principal current, with gate current where applicable, as a parameter. - A.6.3.11 <u>Reverse blocking impedance</u>. The differential impedance between the two terminals through which the principal current flows when the thyristor is in the reverse blocking state at a stated operating point. - A.6.3.12 <u>Reverse blocking state</u>. The condition of a reverse blocking thyristor corresponding to the portion of the anode to cathode voltage-current characteristic for which the reverse currents are of lower magnitude than the reverse breakdown current. - A.6.3.13 <u>Switching quadrant</u>. A quadrant of the principal voltage-current characteristic in which a device is intended to switch between an off state and an on state. #### A.7 OPTOELECTRONIC DEVICE DEFINITIONS - A.7.1 Optoelectronic device. A device that is responsive to or that emits or modifies electromagnetic radiation in the visible, infrared, or ultraviolet spectral regions; or a device that utilizes such electromagnetic radiation for its internal operation. - A.7.1.1 <u>Conversion efficiency</u>. The ratio of maximum available power output resulting from photovoltaic operation to total incident radiant flux. - A.7.1.2 <u>Dark condition</u>. The condition attained when the electrical parameter under consideration approaches a value which cannot be altered by further irradiation shielding. - A.7.1.3 Dark current. The current that flows through a photosensitive device in the dark condition. - A.7.1.4 <u>Light current</u>. The current that flows through a photosensitive device when it is exposed to radiant energy. - A.7.1.5 Photoconductive diode. A photodiode that is intended to be used as a photoconductive transducer. - A.7.1.6 Photocurrent. The difference in magnitude between light current and dark current. - A.7.1.7 Photodiode. A diode that is intended to be responsive to radiant energy. - A.7.1.8 <u>Photodiode, avalanche</u>. A photodiode that is intended to take advantage of avalanche multiplication of photocurrent. - A.7.1.9 <u>Photoemitter</u>. A device that emits electromagnetic radiation in the visible, infrared, or ultraviolet spectral regions. - A.7.1.10 <u>Photosensitive device</u>. A device that is responsive to electromagnetic radiation in the visible, infrared, or ultraviolet spectral regions. - A.7.1.11 <u>Photothyristor</u>. A thyristor that is intended to be responsive to radiant energy for controlling its operation as a thyristor. - A.7.1.12 Phototransistor. A transistor that is intended to be responsive to radiant energy. - A.7.1.13 <u>Photovoltaic diode</u>. A photodiode that is intended to generate a terminal voltage in response to radiant energy. - A.7.2 Photoemitting devices. - A.7.2.1 <u>Avalanche luminescent diode</u>. A light emitting diode that emits luminous energy when a controlled reverse current in the breakdown region is applied. - A.7.2.2 <u>Infrared emitting diode</u>. A diode capable of emitting radiant energy in the infrared region of the spectrum resulting from the recombination of electrons and holes. - A.7.2.3 <u>Light emitting diode</u>. A diode capable of emitting luminous energy resulting from the recombination of electrons and holes. - A.7.2.4 Radiant efficiency. The ratio of the total radiant flux emitted to the total input power. - A.7.3 Optocouplers. - A.7.3.1 <u>Photodarlington coupler</u>. An opto-coupler in which the photo-sensitive element is a darlington connected phototransistor. - A.7.3.2 Photodiode coupler. An opto-coupler in which the photosensitive element is a photodiode. - A.7.3.3 Photothyristor coupler. An opto-coupler in which the photosensitive element is a photothyristor. - A.7.3.4 Phototransistor coupler. An opto-coupler in which the photosensitive element is a phototransistor. - A.8 ELECTRICAL AND ENVIRONMENTAL STRESS SCREENING DEFINITIONS - A.8.1 Electrical and environmental stress screening. - a. Electrical stressing near maximum rating of semiconductor devices is performed to remove devices within a given lot which are subject to early life failures due to improper processing. - b. Determine if wear-out mechanisms are present in a given lot which will shorten the time to failure (life tests). - A.8.2 <u>Power burn-in</u>. A generic term describing a screening test which operates the device by internally dissipating sufficient power to significantly heat the device junction for a specified time. - A.8.2.1 <u>Rectifying ac power burn-in</u>. Power burn-in whereby junction heating is accomplished through the alternate application every half cycle of forward current and reverse voltage. - A.8.2.2 <u>Steady-state dc power burn-in</u>. Power burn-in whereby junction heating is accomplished through the application of steady-state forward current, reverse current, or forward power for diodes (including rectifiers), zeners, and transistor respectively. - A.8.3 <u>High temperature reverse bias</u>. A generic term describing a screening test which applies a blocking voltage and is normally performed at ambient temperature $(T_A) = +150^{\circ}C$ through the external application of heat. - A.8.3.1 <u>Steady-state dc high temperature reverse bias</u>. High temperature reverse bias which applies steady-state dc blocking voltage. - A.8.3.2 <u>Half-wave high temperature reverse bias</u>. High temperature reverse bias which applies half-wave blocking voltage. - A.8.3.3 <u>Full-wave high temperature blocking bias</u>. High temperature reverse bias which applies full-wave blocking voltage; sometimes applicable to symmetrical thyristors or transient voltage suppressors. - A.8.4 Operating life. A generic term describing a sample test which operates and internally heats a device junction for an extended time to verify lot integrity. This is generally an extension of power burn-in. - A.8.4.1 <u>Rectifying ac operating life</u>. Operating life whereby heating is accomplished through the alternate application of forward current and reverse voltage. - A.8.4.2 <u>Steady-state dc operating life</u>. Operating life whereby heating is accomplished through the application of steady-state forward current, reverse current, or forward power for diodes (including rectifiers), zeners, and transistors respectively. - A.8.4.3 <u>Intermittent operating life</u>. Operating life whereby junction temperature (T<sub>J</sub>) and case temperature (T<sub>C</sub>) is cycled through a specified temperature range by a heating current or power and a cooling period, when current or power is removed. - A.8.4.3.1 <u>Rectifying ac intermittent operating life</u>. Intermittent operating life whereby the device is subjected to forward current and reverse voltage, during the heating period. - A.8.4.3.2 <u>DC intermittent operating life</u>. Intermittent operating life whereby the device is subjected to steady-state forward current or equivalent half sine forward current, during the heating period. This test is also known as power cycling or thermal fatigue. - A.8.5 <u>Blocking life</u>. A generic term describing a sample test which applies a blocking voltage and is normally performed at a specified high ambient or case temperature through the external application of heat. - A.8.5.1 Steady-state dc blocking life. Blocking life which applies steady-state dc blocking voltage. - A.8.5.2 Half-wave blocking life. Blocking life which applies half-wave blocking voltage. - A.8.5.3 Full-wave blocking life. Blocking life which applies full-wave blocking voltage. - A.8.6 <u>Temperature cycling (air to air)</u>. Temperature cycling at device's case temperature through a specified range by the external heating and cooling of the device in an air to air environment. - A.8.7 Thermal shock (liquid to liquid). Thermal shock cycling at device's case temperature through a specified range by the external heating and cooling of the device in a liquid to liquid environment. - A.8.8 Thermal impedance. Thermal impedance for the purpose of this specification is the application of an electrical stress sufficient to pass heat through the interface of dissimilar materials, primarily to determine the quality of attachment by measuring the electrical characteristics of the temperature sensitive parameter. Thermal impedance measurement is performed by quantifying changes to the heat sensitive parameter caused by current flow and its induced heating. It is used to detect interface voids between die, attachment medium and the header or heat sink. - A.8.9 <u>Surge</u>. Surge is the application of a high peak current ten times (minimum) the device average current maximum rating applied for a short pulse width appropriate to determine processing defects (e.g., wire bond integrity, micro cracks, and bond voids). ### ABBREVIATIONS AND SYMBOLS ### B.1 SCOPE - B.1.1 <u>Scope</u>. This appendix covers the abbreviations and symbols for use with semiconductor devices. This appendix is not a mandatory part of the specification. The information contained herein is intended for guidance only. - B.2 APPLICABLE DOCUMENTS. This section is not applicable to this appendix. - **B.3 SEMICONDUCTOR ABBREVIATIONS AND SYMBOLS** ### B.3.1 Abbreviations. | AFC | Automatic frequency control | |--------------------|---------------------------------------------------------------------------------------------------------------------------| | AFT | Automatic fine tuning | | AQL | Acceptable quality level | | BIST | Backward instability shock test | | CAGE | Commercial and Government Entity | | CI | Conformance inspection | | DMOS | Diffusion metal oxide semiconductor | | DMS | Diminishing manufacturing sources | | DPA | Destructive physical analysis | | EE | Element evaluation | | EM | Electro-magnetic | | ESD | Electrostatic discharge | | | | | ESDS | . Electrostatic discharge sensitive | | FA | · · | | | Failure analysis | | FA | Failure analysis<br>Field-effect transistor | | FA | Failure analysis Field-effect transistor Forward instability shock test | | FA FET FIST | Failure analysis Field-effect transistor Forward instability shock test Failure in time | | FA FET FIST FIT | Failure analysis Field-effect transistor Forward instability shock test Failure in time Failure mode and effects analysis | | GIDEP | Government Industry Data Exchange Program | |--------|----------------------------------------------------| | HTRB | High temperature reverse bias | | IGBT | Insulated gate bipolar transistor | | IMPATT | Impact, avalanche, and transit time diode | | JFET | Junction field effect transistor | | LTPD | Lot total percent defective | | LSA | Limited space-charge accumulation | | MOSFET | Metal oxide semiconductor field-effect transistors | | NF | Noise figure | | OEM | Original equipment manufacturer | | PD | Percent defective | | PDA | Percent defective allowed | | PDQ | Product design qualification | | PIN | Part or Identifying number | | PIND | Particle impact noise detector | | PIPL | Post-irradiation parameter limits | | PMQ | Product manufacturing qualification | | POC | Point of contact | | PPM | Parts per million | | QM | Quality management. | | QML | Qualified Manufacturers List | | QPL | Qualified Products List | | RHA | Radiation hardness assurance | | RMS | Root mean square | | SEM | Scanning electron microscope | | SOA | Safe operating area | | SPC | Statistical process control | | TQM | Total quality management | | TRAPATT | Trapped plasma avalanche transit time diode | |---------------------------------------------|-----------------------------------------------------------| | TRB | Technical review board | | UHF | Ultra high frequency | | VMOS | V-Groove metal oxide semiconductor | | B.3.2 <u>Symbols</u> . Previous symbols are | in parentheses. | | F | Spot noise figure (NF) | | F | Average NF | | $R_{ heta JAM}$ | Thermal resistance junction to adhesive mount | | R <sub>0</sub> JSP | Thermal resistance surface mount junction to solder point | | R <sub>θ</sub> JX | Thermal resistance (θ) | | R <sub>0CA</sub> | Thermal resistance, case to ambient | | R <sub>0</sub> JA | | | R <sub>0</sub> JC | Thermal resistance, junction to case ( $\theta_{J-C}$ ) | | R <sub>0</sub> JEC | Thermal resistance, junction to end cap | | R <sub>0JL</sub> | Thermal resistance, junction to lead | | R <sub>0</sub> JR | Thermal resistance, junction to reference | | Тд | Ambient or free air temperature | | T <sub>C</sub> | Case temperature | | T <sub>EC</sub> | End cap temperature | | ТЈ | Junction temperature | | T <sub>L</sub> | Lead temperature | | T <sub>op</sub> | Operating temperature | | T <sub>STG</sub> | Storage temperature | | <sup>t</sup> d | Delay time | | tf | Fall time | | toff | Turn off time | | t <sub>on</sub> | . Turn on time | |-----------------|--------------------------| | t <sub>p</sub> | . Pulse time | | t <sub>r</sub> | . Rise time | | t <sub>S</sub> | . Storage time | | t <sub>W</sub> | . Pulse average time | | V(BR) | . Breakdown voltage (BV) | | Z <sub>0</sub> | .Thermal impedance | # **B.4 TRANSISTORS SYMBOLS** # B.4.1 <u>Junction transistors, multijunction type symbols</u>. | . Input capacitance, (common base, common emitter) collector open circuited for ac | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Input capacitance, (common base, common emitter) collector short-circuited to reference terminal for ac | | . Output capacitance, (common base, common emitter) input open circuited to ac | | . Output capacitance, (common base, common emitter) input short-circuited to reference terminal for ac | | . Small signal, short-circuit forward current transfer ratio cutoff frequency (common base, common collector, common emitter) | | . Maximum frequency of oscillation | | . Extrapolated unity gain frequency | | . Static transconductance (common base, common collector, common emitter) | | . Small signal transconductance (common base, common collector, common emitter) | | Large signal insertion power gain (common base, common collector, common emitter) | | . Small signal insertion power gain (common base, common collector, common emitter) . Static forward current transfer ratio (common base, common collector, common emitter) | | | | h <sub>fb</sub> , h <sub>fc</sub> , h <sub>fe</sub> | Small signal short circuit forward current transfer ratio (common base, common collector, common emitter) | |-----------------------------------------------------|-----------------------------------------------------------------------------------------------------------| | h <sub>fe</sub> | Magnitude of common emitter small signal short circuit forward current transfer ratio | | hIB, hIC, hIE | Static input resistance (common base, common collector, common emitter) | | h <sub>ib</sub> , h <sub>ic</sub> , h <sub>ie</sub> | Small signal short circuit input impedance (common base, common collector, common emitter) | | h <sub>ob</sub> , h <sub>oc</sub> , h <sub>oe</sub> | Small signal open circuit output admittance (common base, common collector, common emitter) | | h <sub>rb</sub> , h <sub>rc</sub> , h <sub>re</sub> | Small signal open circuit reverse voltage transfer ratio (common base, common collector, common emitter) | | IB | Base current (dc) | | IC | Collector current (dc) | | IE | Emitter current (dc) | | iB | Base current (instantaneous total value) | | iC | Collector current (instantaneous total value) | | iE | Emitter current (instantaneous total value) | | ICBO | Collector cutoff current (dc) emitter open | | ICEO | Collector cutoff current (dc) base open | | ICER | Collector cutoff current (dc) with specified resistance between base and emitter | | ICES | Collector cutoff current (dc) base short circuited to emitter | | ICEV | Collector cutoff current (dc) with specified voltage between base and emitter | | ICEX | Collector cutoff current (dc) with specified circuit between base and emitter | | I <sub>EBO</sub> | Emitter cutoff current (dc) collector open | | IECS | Emitter cutoff current (dc) base short-circuited to collector | | I <sub>S</sub> | Collector efficiency | | PC | Collector power dissipation | |-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PT | Total power dissipation, all terminals | | R <sub>B</sub> | External base resistance | | r <sub>b</sub> | Base spreading resistance | | rb'cc | Collector-base time constant | | RC | External collector resistance | | rCE(sat) | Collector to emitter saturation resistance | | RE | External emitter resistance | | riep | Small signal short circuit parallel input resistance (common emitter) | | t <sub>C</sub> | tOFF crossover time (the time interval during which the collector voltage decreases from 10 percent of its peak off-state value and the collector current decreases to 10 percent of its peak on state value) | | V <sub>BB</sub> | Base supply voltage | | VBE | Base to emitter voltage (dc) | | VBE(sat)····· | Base to emitter saturation voltage | | V(BR)CBO····· | Breakdown voltage collector to base, emitter open | | V(BR)CEO | Breakdown voltage collector to emitter, base open | | V(BR)CER | Breakdown voltage collector to emitter, with specified resistance between base and emitter | | V(BR)CES······ | Breakdown voltage collector to emitter, with base short-circuited to emitter | | V(BR)CEX | Breakdown voltage collector to emitter, with specified circuit between base and emitter | | V(BR)EBO····· | Breakdown voltage emitter to base, collector open | | V <sub>CB</sub> | Collector to base voltage (dc) | | VCBF | DC open circuit voltage (floating potential) between the collector and base, with the emitter biased in the reverse direction with respect to the base | | V <sub>CBO</sub> | Collector to base voltage (static), emitter open | |-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------| | VCC | Collector supply voltage | | V <sub>CE</sub> | Collector to emitter voltage (dc) | | V <sub>ce</sub> | Collector to emitter voltage (rms) | | v <sub>ce</sub> | Collector to emitter voltage (instantaneous) | | V <sub>CE</sub> (sat) | Collector to emitter saturation voltage | | VCEO | Collector to emitter voltage (static) base open | | VCEO(sus)····· | Breakdown voltage, collector to emitter, sustained | | VCER | Collector to emitter voltage (dc), with specified resistance between base and emitter | | VCES | Collector to emitter voltage (dc), base short-circuited to emitter | | V <sub>EB</sub> | Emitter to base voltage (dc) | | V <sub>eb</sub> | Emitter to base voltage (rms) | | V <sub>eb</sub> | Emitter to base voltage (instantaneous) | | VEBF | DC open circuit voltage (floating potential) between the emitter and base, with the collector biased in the reverse direction with respect to the base | | V(BR)CEV | Breakdown voltage collector to emitter, with specified voltage between base and emitter | | VEBO | Emitter to base voltage (static) collector open | | VEC | Emitter to collector voltage (dc) | | VECF | DC open circuit voltage (floating potential) between the emitter and collector, with the base biased in the reverse direction with respect to the collector | | VEE | Emitter supply voltage | | V <sub>RT</sub> | Reach through voltage | # B.4.2 FET symbols. | b <sub>iS</sub> | Small-signal, common-source, short-circuit, input susceptance | |------------------|--------------------------------------------------------------------------| | b <sub>OS</sub> | Small-signal, common-source, short-circuit, output susceptance | | bfs | Small-signal, common-source, short-circuit, forward transfer susceptance | | b <sub>rs</sub> | Small-signal, common-source, short-circuit, reverse transfer susceptance | | C <sub>ds</sub> | Small-signal drain to source capacitance | | C <sub>du</sub> | Small-signal drain to substrate capacitance | | C <sub>iss</sub> | Small-signal, common-source, short-circuit, input capacitance | | C <sub>OSS</sub> | Small-signal, common-source, short-circuit, output capacitance | | C <sub>rss</sub> | Small-signal, common-source, short-circuit, reverse transfer capacitance | | D, d | Drain terminal | | E <sub>AR</sub> | Repetitive avalanche energy capability | | EAS | Single pulse avalanche energy capability | | G, g | Gate terminal | | 9fs | Small-signal, common-source, short-circuit, forward transfer conductance | | 9is | Small-signal, common-source, short-circuit, input conductance | | 9os | Small-signal, common-source, short-circuit, output conductance | | G <sub>pg</sub> | Small-signal, common-gate insertion power gain | | G <sub>ps</sub> | Small-signal, common-source insertion power gain | | 9rs | Small-signal, common-source, short-circuit, reverse transfer conductance | | G <sub>tg</sub> | Small-signal, common-gate, transducer power gain | | | | | I <sub>D</sub> | Drain current | |---------------------|------------------------------------------------------------------------------------------------------------------------------| | IAR | Rated avalanche current (repetitive and nonrepetitive) | | I <sub>D(on)</sub> | On-state drain current | | I <sub>D(off)</sub> | Drain cutoff current | | I <sub>DSS</sub> | Zero-gate-voltage drain current | | IG | Gate current | | lgF | Forward gate current | | I <sub>GR</sub> | Reverse gate current | | IGSS | Reverse gate current with all other terminals short-circuited to source (junction-gate) | | IGSSF | Forward gate current with all other terminals short-circuited to source (insulated-gate) | | IGSSR | Reverse gate current with all other terminals short-circuited to source (insulated-gate) | | Is | Source current through drain diode (forward biased V <sub>SD</sub> ) | | IS(off) | Source cutoff current | | I <sub>SDS</sub> | Zero-gate-voltage source current | | I <sub>(ISO)</sub> | Source pin to case isolation current | | Q <sub>g</sub> (th) | Gate charge that shall be supplied to reach minimum specified gate-source threshold voltage | | Q <sub>g(on)</sub> | Gate charge that shall be supplied to reach the gate-source voltage specified for the device r <sub>DS(on)</sub> measurement | | Qgm(on) | Gate charge that shall be supplied to the device to reach the maximum rated gate-source voltage | | Q <sub>gs</sub> | Charge required by CGS to reach a specified ID | | Q <sub>gd</sub> | Charge supplied to the drain from the gate to change the drain voltage under constant drain current conditions | | rds(on)····· | Small-signal, drain to source on-state resistance | |--------------------------|--------------------------------------------------------------------------------------------------| | rDS(on) | Static drain to source on-state resistance | | S, s | Source terminal | | <sup>t</sup> d(off)····· | Turn-off delay time | | <sup>t</sup> d(on)····· | Turn-on delay time | | U, u | Substrate (bulk) (terminal, when substrate is externally terminated) | | V(BR)GSS····· | Gate to source breakdown voltage, all other terminals short-circuited to source (junction-gate) | | V(BR)DSS | Drain to source breakdown voltage, all other terminals short-circuited to source (junction-gate) | | V(BR)GSSF | Forward gate to source breakdown voltage | | V(BR)GSSR ····· | Reverse gate to source breakdown voltage | | V <sub>DD</sub> | Drain supply voltage | | V <sub>DG</sub> | Drain to gate voltage | | V <sub>DS</sub> | Drain to source voltage | | V <sub>DS(on)</sub> | On-state drain to source voltage | | V <sub>DU</sub> | Drain to substrate voltage | | V <sub>G</sub> G | Gate supply voltage | | V <sub>G</sub> P | Gate plateau voltage | | V <sub>GS</sub> | Gate to source voltage | | VGSF | Forward gate to source voltage | | V <sub>GSR</sub> | Reverse gate to source voltage | | VGS(off) | Gate to source cutoff voltage | | VGS(th)····· | Gate to source threshold voltage | | V <sub>GU</sub> | Gate to substrate voltage | | V <sub>ISO</sub> | Source pin to case isolation voltage | | V <sub>SS</sub> | Source supply voltage | |-----------------|-----------------------------------------------------------------------------------| | V <sub>SU</sub> | Source to substrate voltage | | Уfs | Magnitude of small-signal common-source short-circuit forward transfer admittance | | Уis | Magnitude of small-signal common-source short-circuit input admittance | | Уrs | Magnitude of small-signal common-source short-circuit reverse transfer admittance | # B.4.3 <u>Unijunction transistor symbols</u>. | I <sub>B2(mod)</sub> | Interbase modulated current | |----------------------|-----------------------------| | I <sub>EB20</sub> | Emitter reverse current | | lp | Peak point current | | l <sub>V</sub> | Valley point current | | r <sub>BB</sub> | Interbase resistance | | VB2B1 | Interbase voltage | | VEB1(sat)····· | Emitter saturation voltage | | VOB1 | Base - 1 peak voltage | | V <sub>p</sub> | Peak point voltage | | V <sub>V</sub> | Valley point voltage | | η | Intrinsic standoff ratio | #### **B.5 DIODES AND RECTIFIERS SYMBOLS** B.5.1 <u>Diodes and rectifier symbols</u>. (See table B-I.) | СЈ | Junction capacitance | |----------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------| | <sup>I</sup> F(RMS), <sup>I</sup> f, <sup>I</sup> F, <sup>I</sup> F(AV), <sup>i</sup> F, <sup>I</sup> FM | Forward current | | IFSM | Forward current, surge peak | | IFM(OV) | Forward current, overload | | I <sub>O</sub> | Average forward current, 180 degrees conduction angle, 60 Hz, half sine wave | | <sup>I</sup> R(RMS), <sup>I</sup> r, <sup>I</sup> R, <sup>I</sup> R(AV), <sup>I</sup> R, <sup>I</sup> RM | Reverse current | | <sup>i</sup> R(REC), <sup>I</sup> RM(REC) | Reverse recovery current | | IRRM | Reverse current, repetitive peak | | IRSM | Reverse current, surge peak | | PF, PF(AV), PF, PFM | Forward power dissipation | | P <sub>R</sub> , P <sub>R(AV)</sub> , P <sub>R</sub> , P <sub>RM</sub> | Reverse power dissipation | | Q <sub>S</sub> | Stored charge | $\forall F(RMS), \ \forall f, \ \forall F, \ \forall F(AV), \ \forall F, \ \forall FM ..... Forward \ voltage$ tfr......Forward recovery time V<sub>R</sub>(RMS), V<sub>r</sub>, V<sub>R</sub>, V<sub>r</sub>(AV), v<sub>R</sub>, V<sub>RM</sub> ......Reverse voltage VRWM......Working peak reverse voltage VRRM ......Repetitive peak reverse voltage VRSM.....Nonrepetitive peak reverse voltage TABLE B-I. Letter symbol for diodes and rectifiers. | | Total RMS<br>value | RMS value<br>of alternating<br>component | DC value,<br>no<br>alternating<br>component | DC value<br>with<br>alternating<br>component | Instantaneous<br>total value | Maximum<br>(peak)<br>total value | |-----------------------------------------------------------------------------------|---------------------|------------------------------------------|---------------------------------------------|----------------------------------------------|------------------------------|----------------------------------| | Forward current | I <sub>F(RMS)</sub> | I <sub>f</sub> | I <sub>F</sub> | I <sub>F(AV)</sub> | İ <sub>F</sub> | I <sub>FM</sub> | | Forward current<br>average, 180°C<br>conduction<br>angle 60 Hz,<br>half sine wave | | | | I <sub>o</sub> | | | | Forward current repetitive peak | | | | | | I <sub>FRM</sub> | | Forward current, surge peak | | | | | | I <sub>FSM</sub> | | Forward current, overload | | | | | | I <sub>F(OV)</sub> | | Reverse current | I <sub>R(RMS)</sub> | I <sub>r</sub> | I <sub>R</sub> | I <sub>R(AV)</sub> | i <sub>R</sub> | I <sub>RM</sub> | | Reverse recovery current | | | | | i <sub>R(REC)</sub> | I <sub>RM(REC)</sub> | | Forward power dissipation | | | P <sub>F</sub> | P <sub>F(AV)</sub> | р <sub>F</sub> | P <sub>FM</sub> | | Reverse power dissipation | | | P <sub>R</sub> | P <sub>R(AV)</sub> | p <sub>R</sub> | P <sub>RM</sub> | | Forward voltage | V <sub>F(RMS)</sub> | V <sub>f</sub> | $V_{F}$ | $V_{F(AV)}$ | V <sub>F</sub> | $V_{FM}$ | | Reverse voltage | V <sub>R(RMS)</sub> | V <sub>r</sub> | $V_R$ | $V_{R(AV)}$ | V <sub>R</sub> | $V_{RM}$ | | Reverse voltage<br>working peak | | | | | | V <sub>RWM</sub> | | Reverse voltage repetitive peak | | | | | | V <sub>RRM</sub> | | Reverse voltage<br>nonrepetitive<br>peak | | | | | | V <sub>RSM</sub> | | Breakdown<br>voltage | | | $V_{(BR)}$ | | $V_{(BR)}$ | | | B.5.2 <u>Microwave diode symbols</u> . | |--------------------------------------------------------------------------| | F <sub>0</sub> | | F <sub>OS</sub> Standard overall average noise figure (of a mixer diode) | | L <sub>C</sub> Conversion loss | | M Figure of merit (of a detector diode) | | N <sub>r</sub> Output noise ratio | | TSS Tangential signal sensitivity | | VSWRVoltage standing wave ratio | | zifImpedance, intermediate-frequency | | z <sub>rf</sub> Impedance, radio-frequency | | z <sub>m</sub> Impedance, modulator-frequency load | | z <sub>V</sub> Video impedance | | B.5.3 Tunnel diodes and backward diode symbols. | | I <sub> </sub> Inflection point current | | IpPeak point current | | I <sub>V</sub> Valley point current | | ri | | VPPProjected peak point voltage | | V <sub>I</sub> Inflection point voltage | | VpPeak point voltage | | V <sub>V</sub> Valley point voltage | | B.5.4 Voltage regulator and voltage-reference diode symbols. | | | | |--------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|--|--| | lF | Forward current, dc | | | | I <sub>R</sub> | Reverse current, dc | | | | IZ, IZK, IZM, IZSM | Regulator current, reference current (dc, dc near breakdown knee, dc maximum rated current, dc maximum rated surge current) | | | | VF | Forward voltage, dc | | | | V <sub>R</sub> | Reverse voltage, dc | | | | Vz, Vzm | Regulator voltage, reference voltage (dc, dc at maximum rated current) | | | | z <sub>z</sub> , z <sub>zk</sub> , z <sub>zm</sub> | Regulator impedance, reference impedance (small-signal, at $I_Z$ , at $I_{ZK},$ at $I_{ZM})$ | | | | α <b>\Z</b> | Temperature coefficient of regulator voltage, temperature coefficient of reference voltage | | | | B.5.5 <u>Current regulator diode symbols</u> . | | | | | IL | Limiting current | | | | l <sub>p</sub> | Regulator current | | | | V <sub>K</sub> | Knee voltage | | | | V <sub>L</sub> | Limiting voltage | | | | Alp | Regulator current variation | | | | V <sub>S</sub> | Regulator voltage | | | | z <sub>k</sub> | Knee impedance | | | | z <sub>§</sub> | Regulator impedance | | | | α p | Temperature coefficient of regulator current | | | | В | .5.6 <u>Varactor diode symbols</u> . | | |---|-----------------------------------------|--------------------------------------------------| | | C <sub>C</sub> | . Case capacitance | | | C <sub>j</sub> | . Junction capacitance | | | C <sub>t</sub> | . Total capacitance | | | $\frac{C_{t1}}{C_{t2}}$ | Capacitance ratio | | | f <sub>CO</sub> | . Cut-off frequency | | | L <sub>S</sub> | . Series inductance | | | Q | Figure of merit | | | r <sub>S</sub> | . Series resistance, small-signal | | | αC | . Temperature coefficient of capacitance | | | η | . Efficiency | | В | .5.7 Transient voltage suppressor symbo | <u>ls</u> . | | | CF | . Clamping factor, the ratio of Vc to $V_{(BR)}$ | | | I <sub>D</sub> | . Standby current | | | IFS | . Forward surge current | | | I <sub>FSM</sub> | . Rated forward surge current | | | lpp | . Peak impulse current | | | IPPM | . Rated peak impulse current | | | I <sub>S</sub> | Surge peak transient current | | | I <sub>SM</sub> | Rated surge peak transient current | | | P(AV) | . Average power dissipation | | | P <sub>M(AV)</sub> | . Rated average power dissipation | | | Ppp | . Repetitive peak pulse power dissipation | | | Рррм | Rated repetitive peak pulse power dissipation | | | | | | t <sub>os</sub> | Overshoot duration | |-----------------------------------------------------------------------------------------|-------------------------------------------------------------| | t <sub>res</sub> | Response time | | V(BR) | Breakdown voltage | | VC | Clamping voltage | | V <sub>W</sub> | Working peak voltage, also standoff voltage | | V <sub>WM</sub> (RMS) | Working rms voltage | | V <sub>WM</sub> | Rated working peak voltage | | V <sub>OS</sub> | Voltage overshoot | | αν(BR) | Temperature coefficient of breakdown voltage | | B.6 THYRISTORS SYMBOLS | | | B.6.1 <u>Thyristor symbols</u> . (See table B-II.) | | | dv/dt | Critical rate of rise of off-state voltage | | I <sub>(BO)</sub> , i <sub>(BO)</sub> | Breakover current | | I(BR), i(BR) | Reverse breakdown current (of a reverse-blocking thyristor) | | <sup>I</sup> D(RMS), <sup>I</sup> D, <sup>I</sup> D(A), <sup>i</sup> D, <sup>I</sup> DM | Off-state current | | I <sub>DRM</sub> | Repetitive peak off-state current | | IG, I <sub>G(A)</sub> , i <sub>G</sub> , I <sub>GM</sub> | Gate current | | IGD, IGD, IGDM | Gate nontrigger current | | IGQ, iGQ, IGQM | Gate turn-off current (of a turn-off thyristor) | IRSM ...... Nonrepetitive peak reverse current (of a reverse-blocking thyristor) I<sub>R</sub>(RSM), I<sub>R</sub>, I<sub>R</sub>(A), i<sub>R</sub>, I<sub>RM</sub> ...... Reverse current (of a reverse-blocking or reverse-conducting thyristor) IGT, IGT, IGTM ...... Gate trigger current IH, iH ..... Holding current IL, iL ..... Latching current | I <sub>T(RMS)</sub> , I <sub>T</sub> , I <sub>T(A)</sub> , i <sub>T</sub> , I <sub>TM</sub> | On-state current | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | I <sub>TRM</sub> | Repetitive peak on-state current | | I <sub>TSM</sub> | Nonrepetitive peak on-state current | | PG, PG(A), PG, PGM | Gate power dissipation | | PR, PR(A), PR, PRM | Reverse power dissipation | | <sup>t</sup> gd······ | Gate-controlled delay time | | tgq | Gate-controlled turn-off time (of a turn-off thyristor) | | <sup>t</sup> gt | Gate-controlled turn-on time | | tq | Circuit-commutated turn-off time | | V(BO), V(BO) | Breakover voltage | | V(BR), v(BR) | Reverse breakdown voltage (of a reverse-blocking thyristor) | | V <sub>D</sub> (RMS), V <sub>D</sub> , V <sub>D</sub> (A), v <sub>D</sub> , V <sub>DM</sub> | Off-state voltage | | | | | VDRM | Repetitive peak off-state voltage | | V <sub>DSM</sub> | | | | Nonrepetitive peak off-state voltage | | V <sub>DSM</sub> | Nonrepetitive peak off-state voltage | | V <sub>DSM</sub> | Nonrepetitive peak off-state voltage Working peak off-state voltage Gate voltage | | V <sub>DSM</sub><br>V <sub>DWM</sub><br>V <sub>G</sub> , V <sub>G(A)</sub> , v <sub>G</sub> , V <sub>GM</sub><br>V <sub>GD</sub> , v <sub>GD</sub> , V <sub>GDM</sub> | Nonrepetitive peak off-state voltage Working peak off-state voltage Gate voltage | | VDSM | Nonrepetitive peak off-state voltage Working peak off-state voltage Gate voltage Gate nontrigger voltage | | VDSM | Nonrepetitive peak off-state voltage Working peak off-state voltage Gate voltage Gate nontrigger voltage Gate turn-off voltage (of a turn-off thyristor) | | VDSM | Nonrepetitive peak off-state voltage Working peak off-state voltage Gate voltage Gate nontrigger voltage Gate turn-off voltage (of a turn-off thyristor) Gate trigger voltage (of a reverse-blocking thyristor | | VDSM | Nonrepetitive peak off-state voltage Working peak off-state voltage Gate voltage Gate nontrigger voltage Gate turn-off voltage (of a turn-off thyristor) Gate trigger voltage (of a reverse-blocking thyristor Repetitive peak reverse voltage (of a reverse-blocking thyristor) | | VDSM | Nonrepetitive peak off-state voltage Working peak off-state voltage Gate voltage Gate nontrigger voltage Gate turn-off voltage (of a turn-off thyristor) Gate trigger voltage (of a reverse-blocking thyristor Repetitive peak reverse voltage (of a reverse-blocking thyristor) Nonrepetitive peak reverse voltage (of a reverse-blocking thyristor) Working peak reverse voltage (of a reverse-blocking thyristor) | ${\sf TABLE\ B-II.\ } \underline{\sf Letter\ symbol\ for\ thyristors}.$ | | | ı | 1 | | | |----------------------------------------|----------------------|------------------------------------------|-------------------------------------|------------------------------|----------------------------------| | | Total<br>RMS value | DC value,<br>no alternating<br>component | DC value with alternating component | Instantaneous<br>total value | Maximum<br>(peak)<br>total value | | On-state current | I <sub>T(RMS)</sub> | ΙΤ | I <sub>T(A)</sub> | İΤ | I <sub>ТМ</sub> | | Repetitive peak, on-state current | | | | | I <sub>TRM</sub> | | Surge (nonrepetitive) on-state current | | | | ITSM | | | Overload on-state current | | | | | I <sub>T(OV)</sub> | | Breakover current | | I <sub>(BO)</sub> | | i(BO) | | | Off-state current | I <sub>D(RMS)</sub> | ID | I <sub>D(A)</sub> | iD | I <sub>DM</sub> | | Repetitive peak, off-state current | | | | | I <sub>DRM</sub> | | Reverse current | I <sub>R</sub> (RMS) | IR | I <sub>R(A)</sub> | <sup>i</sup> R | I <sub>RM</sub> | | Repetitive peak, reverse current | | | | | IRRM | | Reverse breakdown current | | I <sub>(BR)R</sub> | | <sup>i</sup> (BR)R | | | On-state voltage | VT(RMS) | VT | V <sub>T(A)</sub> | VΤ | V <sub>TM</sub> | | Breakover voltage | | V <sub>(BO)</sub> | | V(BO) | | | Off-state voltage | V <sub>D(RMS)</sub> | V <sub>D</sub> | V <sub>D(A)</sub> | ٧D | $V_{\text{DM}}$ | | Minimum on-state voltage | | VT(MIN) | | | | | Working peak,<br>off-state voltage | | | | | VDWM | | Repetitive peak off-state voltage | | | | | VDRM | TABLE B-II. <u>Letter symbol for thyristors</u> - Continued. | | Total<br>RMS value | DC value,<br>no alternating<br>component | DC value with<br>alternating<br>component | Instantaneous<br>total value | Maximum<br>(peak)<br>total value | |-------------------------------------|--------------------|------------------------------------------|-------------------------------------------|------------------------------|----------------------------------| | Nonrepetitive off-state voltage | | | | | V <sub>DSM</sub> | | Reverse voltage | VR(RMS) | VR | V <sub>R(A)</sub> | ٧R | V <sub>RM</sub> | | Working peak reverse voltage | | | | | VRWM | | Repetitive peak, reverse voltage | | | | | VRRM | | Nonrepetitive peak, reverse voltage | | | | | VRSM | | Reverse breakdown voltage | | V <sub>(BR)R</sub> | | V(BR)R | | | Holding current | | lн | | iH | | | Latching current | | ΙL | | i∟ | | | Gate current | | IG | I <sub>G(A)</sub> | iG | I <sub>GM</sub> | | Gate trigger current | | IGT | | İGТ | lGТМ | | Gate nontrigger current | | I <sub>GD</sub> | | <sup>i</sup> GD | IGDM | | Gate turn-off current | | I <sub>GQ</sub> | | <sup>i</sup> GQ | IGQM | | Gate voltage | | VG | V <sub>G(A)</sub> | vG | VGМ | | Gate trigger voltage | | Vgт | | VGТ | VGTM | | Gate nontrigger current | | V <sub>GD</sub> | | ∨GD | V <sub>GDM</sub> | | Gate turn-off voltage | | V <sub>GQ</sub> | | vGQ | V <sub>GQM</sub> | | Gate power dissipation | | PG | P <sub>G(A)</sub> | PG | P <sub>GM</sub> | ### **B.7 OPTOELECTRONIC DEVICES SYMBOLS** | B.7.1 Optoelectronic device symbols. | |----------------------------------------------------------------| | Q, (Q <sub>e</sub> )Radiant energy | | Q, (Q <sub>V</sub> )Luminous energy | | t <sub>d</sub> Delay time | | t <sub>f</sub> Fall time | | t <sub>off</sub> Turn-off time | | t <sub>on</sub> Turn-on time | | t <sub>r</sub> Rise time | | t <sub>S</sub> Storage time | | τTime constant | | φLuminous flux, radiant flux | | B.7.2 Photosensitive device symbols. | | A <sub>D</sub> Area, detector | | EIlluminance (illumination); irradiance | | f <sub>mod</sub> Modulation frequency | | InDetector noise | | IS, IS Detector signal current (dc; rms value of ac component) | | P <sub>n</sub> Noise equivalent power | | V <sub>n</sub> Detector noise voltage | | V <sub>S</sub> , V <sub>s</sub> | | μfNoise equivalent bandwidth | | B.7.3 Photoemitting device symbols. | | |-------------------------------------------|--------------------------------------------------------| | 1 | Luminous intensity; radiant intensity | | L | Luminance; radiance | | t <sub>f</sub> | Radiant-pulse fall time | | t <sub>r</sub> | Radiant-pulse rise time | | w | Luminous density; radiant density | | Δλ | Spectral bandwidth | | λρ | Peak wavelength | | B.7.4 Optocoupler (photocoupler and opto- | isolator) symbols. | | C <sub>io</sub> | Input-to-output internal capacitance; transcapacitance | | hF | Current transfer ratio | | IIO | DC input-to-output current; isolation current | | rIO | Isolation resistance | | V <sub>IO</sub> | DC input-to-output voltage; isolation voltage | #### QUALITY MANAGEMENT PROGRAM #### C.1 SCOPE C.1.1 <u>Scope</u>. This appendix outlines a Quality Management (QM) program and has been prepared to allow manufacturers to produce high quality, reliable military discrete semiconductors under one quality system utilizing best commercial practices. However, manufacturers who choose to participate shall be fully complaint to appendix D and shall implement a Technical Review Board (TRB), and conduct product quality planning. Manufacturers with a certified QM program will be approved by the qualifying activity to pursue process and test optimization. This level gives unique flexibility to applicable suppliers. A qualified manufacturer is a supplier who is compliant to this appendix and who exercises a system which focuses on the manufacturing process and technology capability. The DLA Land and Maritime audit is process oriented. This appendix is a mandatory part of the specification. The information contained herein is intended for compliance. #### C.2 APPLICABLE DOCUMENTS - C.2.1 <u>General</u>. The documents listed in this section are specified in sections C.3, C.4, or C.8 of this specification. This section does not include documents cited in other sections of this specification or recommended for additional information or as examples. While every effort has been made to ensure the completeness of this list, document users are cautioned that they shall meet all specified requirements of documents cited in sections C.3, C.4, or C.8 of this specification, whether or not they are listed. - C.2.2 <u>Non-Government publications</u>. The following documents form a part of this document to the extent specified herein. Unless otherwise specified, the issues of the documents are those cited in the solicitation or contract. #### **TECHAMERICA** EIA-557 - Statistical Process Control Systems. JEP-121 - Guidelines for MIL-STD-883 Screening and QCI Optimization. (Application for copies should be addressed to the Electronic Industries Alliance, 2500 Wilson Boulevard, Arlington VA 22201-3834, <a href="https://www.jedec.org">www.jedec.org</a>.) (Non-Government standards and other publications are normally available from the organizations which prepare or distribute the documents. These documents also may be available in or through libraries or other informational services.) C.2.3 <u>Order of precedence</u>. In the event of a conflict between the text of this document and the references cited herein (except for related specification sheets), the text of this document takes precedence. Nothing in this document, however, supersedes applicable laws and regulations unless a specific exemption has been obtained. ### C.3. QUALITY MANAGEMENT (QM) PROGRAM C.3.1 <u>QM approach</u>. A program that embodies the principles of total quality management (TQM) will be developed and implemented by the manufacturer and documented in the QM plan. This is a management approach that is applied over the life cycle of the product to provide visibility and control of the functional and physical characteristics of devices marked with the JAN designator. - C.3.1.1 QM plan. The QM plan documents the QM program and consists of the following three major elements: 1) The quality manual, in accordance with the quality system specified in appendix D; 2) The TRB information (see C.4.1); and 3) Product quality planning information (see C.5.1). Product quality planning is expected to be comprised of individual groups of documents that are specific to the technology being offered. Each technology that is offered will have its own product quality planning information. The QM plan, itself, may be an index of references to other documents which include the information required. In addition to these three major elements, the QM plan will include the following as a minimum. - C.3.1.1.1 Quality improvement plan. The quality improvement plan documents are the specific procedures to be followed by the manufacturer to assure continuous improvement (defined by C.8.4) in quality and reliability of the process and the product being produced. - C.3.1.2 <u>Failure analysis</u>. This establishes the procedures that a manufacturer self-imposes to test and analyze a sufficient quantity of failed parts to determine each failure category from all stages of manufacturing and the field. This should also identify corrective actions or specify the use of a corrective action plan based on the findings of the failure analysis. - C.3.1.3 <u>Statistical process control (SPC) plan</u>. A specific plan defining the manufacturer's SPC program within the manufacturing process to the requirements of EIA-557. - C.3.1.4 <u>Certification and qualification plan</u>. The certification and qualification plan will be defined (see C.6 and C.8). - C.3.1.5 <u>Conversion/review of customer requirements</u>. A procedure for reviewing customer's requirements, as expressed in specifications and orders to determine if the device will meet expectations. This includes determining if certification and QML coverage does not exist, and it may include converting the customer's requirements into inhouse requirements. This procedure should be documented (in addition to D.3.3). #### C.4 TECHNICAL REVIEW BOARD - C.4.1 <u>TRB responsibilities</u>. The manufacturer defines its' own TRB structure. The purpose of the TRB is to assess the impact of proposed product/process changes for reliability and form, fit, and function. The TRB is responsible for product quality planning, covered by the QM program for the introduction of new products and maintains the QML lines. Written procedures which will govern the operation of the TRB shall be maintained and updated as defined in the procedures. - C.4.1.1 Organizational structure. The manufacturer's TRB will ensure communication is established and maintained among representatives from device design, technology development, wafer fabrication, assembly, test, production, and quality assurance. The TRB is intended to be a cross-functional technical group. The manufacturer will submit the name(s) and telephone numbers of their TRB contact person(s) to the qualifying activity. The members of the TRB shall have the responsibility and authority to make decisions and the resources to implement these decisions. Records of the TRB deliberations and decisions will be maintained and made available to the qualifying activity. #### C.4.2 TRB duties. The TRB duties are defined as follows: - a. The TRB will keep the qualifying activity updated on the status of QML technologies and products. - The TRB will have a methodology in place for assessing and monitoring the quality and reliability of its' products. - c. The TRB shall set measurable quality objectives and monitor their progress towards meeting those objectives. - d. The TRB is responsible for control of all certified technology families. - e. The technology families will be defined by the TRB. - f. A manufacturer can have more than one TRB if appropriate. - g. The TRB controls all aspects of military product design changes, material changes, and process changes. The TRB monitors performance of all contract services. - h. The TRB will approve all process flow charts, failure mode effects analysis (FMEA), and control plans for each individual process. The TRB determines what test or verifications are needed to prove out proposed design and construction changes (See table E-IV of appendix E). - i. The TRB decides what devices (i.e., worst case) shall be used to qualify a new technology family. - j. The TRB will also address the impact of key personnel changes on the QM system. - k. The TRB shall maintain records and make them available for qualifying activity review. - I. The TRB is required to report periodically to the qualifying activity on the status of the QML technology and products (see C.4.5). - C.4.3 <u>TRB input</u> The TRB shall be provided input in order to monitor the quality of products. Examples of needed input are: Self-audit results, SPC data, production yields, customer returns, and corrective/preventive action initiatives. Other TRB responsibilities include, but are not limited to: - a. Quality improvement initiatives (see C.8.4). - b. Reliability program results (see.C.8.1.1.1, C.8.1.2, and C.8.4.1). - c. Qualification test data and process validation review. - d. Design and process change test data review (see C.7.1). - e. Reviewing results of failure analysis. - f. Monitor performance of any contract services. - g. Monitor customer returns and complaints. - C.4.4 TRB authority. After the manufacturers QM program has been certified by the qualifying activity, the manufacturer's TRB will have the authority to review and approve the following without prior approval of the qualifying activity: - a. Laboratory suitability for new test methods. - b. Qualification and design change test plans. - c. Qualification, design, and construction test data. - d. Ship ahead of group B or group C completion. - e. Submit plans to the qualifying activity to modify, replace, reduce, and eliminate test. In addition, when errors and omissions are identified in a specification sheet, the manufacturer's TRB may make the appropriate corrections provided the qualifying activity and preparing activity are notified prior to implementation. - C.4.5 <u>TRB status reporting</u>. The manufacturer's TRB will submit a status report to the qualifying activity describing the health of the QML technology families including all changes and the criticality of the changes with respect to quality, reliability, performance, and interchangeability. This report will be submitted semi-annually unless modified by the qualifying activity. Supporting test data shall be retained by the manufacturer where applicable. The following areas shall be addressed in each report as a minimum: - a. TRB meeting minutes and decisions. - b. Production summaries on all QML products shall be available. - c. Customer returns and corrective actions. - d. Changes, additions, and improvements in design, fabrication, assembly, or test process. - e. Changes to the facility and new process equipment. - f. Qualification planning (proposed new qualifications). - g. How well the TRB is doing at meeting their quality objectives. - h. Changes to FMEAs and control plans. - i. Contracted services. - j. Reliability program results (data). #### C.5 QUALITY PLANNING - C.5.1 <u>Product quality planning</u>. Quality planning is a controlled method of assuring that a product meets the customer's performance needs. This is accomplished through characterization of all applicable technology families and associated processes. Formal technology process flowcharts, FMEA's, and control plans shall be generated and maintained under the manufacturer's document control system. All contracted processes shall be identified and FMEA'S shall be performed for assembly and test. - C.5.1.1 <u>Technology process flowchart</u>. Flowcharts shall be generated for each certified technology. The flow chart consists of a diagram showing the sequence of material processing from incoming material through final shipment, including any production testing. - C.5.2 <u>FMEA</u>. The TRB is responsible for assuring that all actions recommended have been implemented or adequately addressed in the FMEA's. - C.5.3 <u>Control plans</u>. The control plan is prepared to summarize the process control planning for each technology. Product characteristics that should be included in a control plan are control item characteristics and significant characteristics. The evaluation method, sampling plans, data analysis method, and out of control plans are part of the control plan. Control plan updating should be tied to the corresponding FMEA updates. #### C.6. QM CERTIFICATION - C.6.1 <u>QM program certification process</u>. The effectiveness of the manufacturer's QM program can only be determined over time. Manufacturers shall have a working TRB in place prior to a QM program certification audit. A comprehensive self-audit shall be performed by the manufacturer after a sufficient implementation period to get a realistic snapshot of the QM program and TRB effectiveness. All correspondence sent to the qualifying activity shall be first reviewed by the TRB. Results of such reviews are required for qualification reports and design changes. These reviews will be used in part to gauge the effectiveness of the TRB. The following items are examples of preaudit submission: - a. Quality planning information. - b. Manufacturers QM plan (see C.3.1.1). - c. Quality policy. - d. TRB procedure (see C.4.1) and meeting minutes. - e. List of methods for lab suitability. - Self-audit results. - g. Appropriate documents to demonstrate compliance to MIL-PRF-19500 requirements. The qualifying activity will review the pre-audit submissions for compliance to MIL-PRF-19500. Any initial concerns will be addressed at this time. Additional information, such as detailed procedures may be requested. The audit will be scheduled once all the pre-audit information is approved. The validation will focus on the TRB, QM plan, and process controls for each technology family. Once corrective actions have been taken and approved by the qualifying activity, certification will be issued. #### C.7 CHANGE PROCEDURES - C.7.1 <u>Design, construction and process change control procedures</u>. Any changes to the manufacturer's certified process flow or design and construction are to be governed by the manufacturer's TRB. All changes should be documented as to the reason of the change with supporting data taken to justify the change, as appropriate. All changes shall be classified by the TRB as major or minor. For any change that merits consideration for requalification, the TRB will decide if requalification is needed. The effect on any test optimization shall be evaluated prior to the implementation of a design change. Notification of major changes should be made concurrently to the qualifying activity. - C.7.1.1 <u>Change notification</u>. Any changes that will affect the design and construction information are considered major changes (see DLA Land and Maritime Form 36D). The qualifying activity shall be provided the latest design and construction information to keep DLA Land and Maritime files current. - C.7.2 <u>Design and process methodology change</u>. Changes in the design and process methodology to be evaluated by the TRB will include, but not be limited to, changes in the following areas: - a. Technology flow chart (see C.5.1.1). - b. FMEA (see C.5.2). - c. Control plan (C.5.3). - d. Bill of materials. - e. Any changes that affect form, fit, or function. - C.8. QUALIFICATION, VALIDATION, OPTIMIZATION, AND CONTINUOUS IMPROVEMENT - C.8.1 <u>QML processing</u>. The QML manufacturer is expected to use the following items within each technology family. - a. Design qualification. - b. Process optimization. - c. Process validation. - d. Continuous improvement. - e. Qualification. - C.8.1.1 <u>Design qualification</u>. The qualification activity will commence as soon as a "design freeze" is agreed upon that can meet the targeted performance criteria and the product target specification (mechanical/electrical/ reliability/thermal). Prior to the start of the product design qualification (PDQ), a meeting will be called by the TRB to determine the tests that need to be performed. The general principle of testing product, under worst case conditions, in accordance with the target specification; should be adhered to, to determine product capability at published operating levels. - C.8.1.1.1 <u>General elements of a design qualification program</u>. A design qualification program is a qualification of the design and the manufacturing process, more commonly referred to as PDQ. These tests are usually performed as part of the quality design process for determining the long-term reliability of the design and the manufacturing process. Once performed and acceptable, these tests are not repeated unless a major design change is made which would require a new PDQ. - a. Product failures: Perform step stress testing in order to generate failures, not produce the absence of failures. - b. Failure analysis: Once failure occurs, perform failure analysis (if needed) to ascertain the mechanisms and failure rates or time to wearout. - c. Engineering evaluations: Evaluate to constantly improve the final product quality and reliability. - d. Failure mechanism identification: Identify and focus on failure mechanisms typical for the technology (assembly, packages, and die-level failures). - C.8.1.2 <u>Detailed elements of a design qualification program</u>. Defining a device family: In order to provide acceptable coverage during representative reliability assessment testing, all devices shall first be grouped into their respective device families. Device families may be selected based on characteristics from the following three categories: - a. Package grouping based on: Package profile, volume, complexity of package construction, and number of pins or wire bonds. - Overall construction grouping based on: Die attach method, interconnect construction techniques (e.g., spring contact), or category of bond. - Die grouping based on: Overall dimensions, aspect ratio, thickness, number of bonds, voltage, frequency, or power rating. When selecting device families, consideration shall also be given to differences due to the use of different production facilities, variations in fabrication procedures, and differing design techniques. Differences or variations, which may influence device reliability, imply that a separate device family should be established. Ignoring these factors in creating device families shall be justified to the qualifying activity. Identification of worst case devices: Once device families have been established, worst case device types from within those families shall be selected which will provide coverage for the reliability assessment of all other devices within the family. Worst case parameters (or combinations of parameters) from within the three categories listed above (i.e., packaging, overall construction, and die) shall be identified in order to establish which devices are worst case. C.8.2 <u>Process optimization</u>. Process optimization is the mechanism to provide for continuous improvement as equipment and materials technology changes. Following process characterization, it is necessary to optimize the process parameters. Optimization is accomplished through identification of optimal targets and continual reduction of variation around those targets. Process characterization should be conducted on the entire process (i.e., design through delivery). A matrix should be developed that identifies failure mechanisms and their controls (see C.5.2 FMEA). The ability to maintain control of key process points will determine process capability. - C.8.2.1 <u>Test optimization</u>. The manufacturer may use statistical techniques and historical data to reduce, modify, move, or eliminate tests. Manufacturer specific optimization requires the approval of the qualifying activity and preparing activity. The manufacturer shall have a test optimization program in place that meets JEP121 or an equivalent system, which justifies the proposed changes. Process monitoring and controls, statistical techniques (i.e., process capability (Cpk), failure in time (FIT)), and accumulated data may be used to prove the validity of test optimization. All optimizations shall be monitored for compliance to initial qualification baseline requirements. - C.8.2.2 Methods of test optimization. Test optimization includes the alternative methods listed below. - Reduction of testing/sampling. This includes reduction in the number of samples or test frequency, whether it is within a lot or periodic sampling. - b. Modification of tests. This includes using alternative test procedures, or equipment. - c. Moved tests. This pertains to performing tests in process instead of after all processing is complete. - d. Elimination of tests. The tests are no longer performed. - e. Any combination of the above. - C.8.3 <u>Process validation: On-going reliability or conformance inspection</u>. The process needs to be validated on a regular basis to confirm continuing conformance to the originally qualified design parameters. The two methods of validation are either conformance inspection (appendix E) or on-going reliability. Conformance inspection may only be used as a validation for this appendix if a continuous improvement feedback loop is documented that ensures conformance failures are analyzed for root cause and corrective actions are taken to modify both the FMEA and the control plan, thereby eliminating the failure mechanism. - C.8.3.1 On-going reliability guidance criteria. With the approval of the qualifying activity and preparing activity, this program, or an equivalent program, may be used as an alternative to the conformance inspection. - C.8.3.1.1 <u>General elements of an on-going reliability program</u>. An on-going reliability program is designed to create a closed loop feedback system, which will generate continuous improvement. Existing production lines are constantly sampled and tested. This proves the critical interfaces and manufacturing process are stable and repeatable, as well as providing a mechanism for failures to be evaluated and the process improved. The on-going reliability program shall include, as a minimum, the following: - a. Program will formalize the routine reliability testing and tie failures to a specific manufacturing process. - b. Program will integrate FMEA with reliability surveillance. - c. Restructure surveillance program by "root technologies", rather than by individual part numbers. - d. All on-going reliability testing will continue routinely. - e. Samples will be tested as specified in a specified frequency in key environmental test, e.g., High temperature reverse bias (HTRB), solder dip, and thermal shock. - f. Failures will be reviewed and tracked to a specific manufacturing process. - g. The on-going reliability program will record type of failure, manufacturing process, and root cause/corrective action. - C.8.4 <u>Continuous improvement</u>. A comprehensive continuous improvement philosophy shall be fully deployed throughout the company's organization. Manufacturers shall continuously improve in quality, service, and reliability for all customers. This requirement does not replace the need for innovative improvements. Manufacturers shall develop specific action plans for continuous improvement in processes that are most important to the customer once those processes have demonstrated stability and acceptable capability. Continuous improvement means optimizing the characteristics and parameters at a target value and reducing variation around that value. - C.8.4.1 Quality and productivity improvement. The manufacturer shall identify opportunities for quality and productivity improvement and implement appropriate action plans. Some examples are: - a. Excessive variation. - b. Manufacturing yields. - c. Scrap, rework, and repair. - d. Optimization of tests. - e. Excessive cost of non-quality. - f. Machine down-time. - g. Machine set-up. - h. Cycle time. - i. Customer dissatisfaction, e.g., complaints, repairs, returns, mis-shipments, incomplete orders, customer plant concerns, and warranty. - C.8.4.2 <u>Measures and methodologies</u>. The manufacturer shall demonstrate knowledge of the following measures and methodologies and shall use those that are appropriate: - a. Capability indices. - b. Control charts. - c. Design of experiments. - d. Cost of quality. - e. Parts per million (PPM) analysis. - f. Problem solving. - g. Benchmarking. - C.8.5 <u>Qualification</u>. The manufacturer shall have a qualification procedure. Initial qualifications for any product shall demonstrate compliance to the specification sheet. It may be an extension of the PDQ or a modification to the Product Manufacturing Qualification (PMQ). The qualification plan should include the following elements: - a. Multiple samples. - b. Hour or cycle tests. - c. Pre-conditioning, if warranted. - d. Mechanical test. - e. Electrical test. - f. Environmental stress test. - g. Reliability program results (data). Existing data can be submitted for evaluation by the qualifying activity if the data is from the same product family and the designs are similar. The TRB defines the qualification test plan and monitors lot formation and inspection results. This plan may be based on previous data recorded for other purposes. Equivalence of all tests and inspections shall be determined by the TRB. The TRB shall be able to demonstrate to the preparing and qualifying activities that the product is capable of meeting the performance requirements outlined in MIL-PRF-19500 and the specification sheets. The TRB shall perform a comprehensive analysis of the qualification data. The data and the results of the TRB review shall be available to the qualifying activity upon request. The TRB then notifies the qualifying activity of part numbers and quality assurance levels for inclusion on QML-19500. Design and construction information shall also be submitted with qualification notification. - C.9 <u>Maintaining QM program certification</u>. Certification and Lab suitability will be maintained through DLA Land and Maritime re-audits based on the previous audit findings, status reports, and other correspondence. As the confidence level and relationship between the manufacturer and the qualifying activity increases, the need for reaudits decreases. - C.10 <u>Removal of TRB authority</u>. The success of the TRB depends on the manufacturer. Continuing participation is conditioned upon compliance with the QML requirements. Responsibility for removing TRB authority is a function of the qualifying activity. #### **QUALITY SYSTEM** #### D.1 SCOPE D.1.1 Scope. This appendix contains details of the quality system for MIL-PRF-19500 semiconductor devices. The quality system will address the verification system of appendix E which measures and evaluates the manufacturer's manufacturing process against a baseline for that process. This baseline can include innovative and improved processes that result in an equivalent or higher quality product, provided that the process used to evaluate and document these changes has been reviewed and approved by the qualifying activity (see 4.4). Changes to the process baseline can be made by the manufacturer after achieving approval with documented reliability and quality data. The approach outlined in this appendix is a proven baseline, which contains details of a quality system including best commercial practices. Manufacturers shall demonstrate to the qualifying activity a quality system that achieves at least the same level of quality as could be achieved by complying with this appendix. Certification is provided by the qualifying activity upon approval by the preparing activity (for equivalent quality systems) and qualifying activity. Reduction and alternate test will be approved on a case-by-case basis. A qualified products supplier is compliant to this appendix. A qualified products supplier is one who exercises a system, which focuses on product and inspections. The DLA Land and Maritime audit is product, system, and process oriented. This appendix is a mandatory part of the specification. The information contained herein is intended for compliance. #### D.2 APPLICABLE DOCUMENTS - D.2.1 <u>General</u>. The documents listed in this section are specified in sections D.3 or D.4 of this specification. This section does not include documents cited in other sections of this specification or recommended for additional information or as examples. While every effort has been made to ensure the completeness of this list, document users are cautioned that they shall meet all specified requirements of documents cited in sections D.3 or D.4 of this specification, whether or not they are listed. - D.2.2 <u>Non-Government publications</u>. The following documents form a part of this document to the extent specified herein. Unless otherwise specified, the issues of the documents are those cited in the solicitation or contract # AMERICAN NATIONAL STANDARDS INSTITUTE (ANSI) ANSI/NCSL-Z540-1 Calibration Laboratories and Measuring and Test Equipment - General Requirements. (Application for copies should be addressed to the American National Standards Institute, 1819 L Street NW, Suite 600, Washington D.C. 20036, <a href="https://www.ansi.org">www.ansi.org</a>.) ## **ELECTRONIC INDUSTRIES ALLIANCE (EIA)** EIA-557 Statistical Process Control Systems. JEDEC Publication 114 Guidelines for Particle Impact Noise Detection (PIND) Testing, Operator Training and Certification (Application for copies should be addressed to the Electronic Industries Alliance, 2500 Wilson Boulevard, Arlington, VA 22201-3834, www.jedec.org.) (Non-Government standards and other publications are normally available from the organizations which prepare or distribute the documents. These documents also may be available in or through libraries or other informational services.) D.2.3 <u>Order of precedence</u>. In the event of a conflict between the text of this document and the references cited herein (except for related specification sheets), the text of this document takes precedence. Nothing in this document, however, supersedes applicable laws and regulations unless a specific exemption has been obtained. #### **D.3 REQUIREMENTS** - D.3.1 Responsibility and authority. - D.3.1.1 <u>Basic and contracted plant requirements</u>. Devices furnished under this specification shall comply with the performance requirements of section 3. herein, and shall be prepared for delivery in accordance with section 5. herein. The verification system shall assure that the design, processing, assembly, inspection, and testing of semiconductor devices comply with this specification and the specification sheet. The quality system shall incorporate the applicable requirements of appendix E, appendix G, and appendix H. - D.3.1.1.1 <u>Definition of a manufacturer</u>. The manufacturer is the basic plant. For guidance on specific business scenarios, details of implementation, financial commitment to this program, or interpretation of criteria herein, contact the qualifying activity. - D.3.1.1.1.1 <u>Basic plant</u>. The basic plant is where wafer fabrication or device assembly is performed except the corporate office may be listed as the basic plant whenever any wholly owned wafer fabrication or device assembly plant is utilized for production. The basic plant has the responsibility for device critical interfaces, performance, quality, and reliability. The manufacturer's designating symbol of the basic plant shall appear on the finished product. Total ownership of the basic plant is required for listing and JAN branding. The basic plant shall be certified and qualified by the qualifying activity. The basic plant shall ensure their subcontractors meet the requirements of MIL-PRF-19500. The basic plant shall demonstrate control of all contracted plants to the qualifying activity. - D.3.1.1.1.2 Contracted plant. The basic plant may contract assembly or wafer fabrication provided control of the contracted plant is demonstrated to the qualifying activity. A written agreement between a basic plant and a contracted plant shall be required for all contracting scenarios. This agreement shall establish who is the basic plant and the contracted plant. For any device type, a basic plant may not contract both assembly and wafer fabrication. The contracted plant shall be certified by the qualifying activity. Qualification of assembled devices or wafers will be the responsibility of the basic plant. Manufacturers may offer their certified line services to each other through the contracted plant provisions. - D.3.1.1.1.2.1 <u>Contracted assembly plant</u>. The basic plant may contract assembly when control of the contracted plant is demonstrated by the basic plant to the qualifying activity. The basic plant shall have a system to address the applicable requirements of this appendix as determined by and approved by the qualifying activity. All contracted processes shall be identified and FMEAs and control plans shall be implemented for assembly. - D.3.1.1.1.2.2 <u>Contracted wafer fabrication</u>. Contracted wafer fabrication facilities shall have wafer lot identification, wafer lot process documentation, and wafer lot inspection. The wafer lot inspection shall ensure critical interface requirements meet the semiconductor die properties as stated on DLA Land and Maritime Form 36D. A JANS certified assembly facility may contract any JANS certified wafer fabrication facility for the purpose of qualifying JANS devices. - D.3.1.1.1.3 <u>Wafer fabrication</u>. The wafer fabrication plant (basic wafer fabrication plant or contracted wafer fabrication plant) may contract any or all of the following processes to specialty laboratories: - a. Epitaxial deposition. - b. Ion implantation. - c. Irradiation (for carrier lifetime suppression). - d. Back grinding or polishing. The applicable flow chart and traveler will identify any contracted process. Dicing the wafer is a wafer process. However, dicing the wafer and loading into trays may be performed at a certified plant with the approval of the qualifying activity. The basic plant or the contracted plant shall maintain dicing capability unless otherwise approved by the qualifying activity. Except for die/chips covered by appendix G of this specification, wafer probe is an optional screen that may be contracted to a certified facility with the approval of the qualifying activity. - D.3.1.2 <u>Responsibility of the manufacturer</u>. The manufacturer is responsible for the performance of all inspection requirements as specified herein, and in the specification sheet. The manufacturer may use their own or other suitable facilities which have been approved and granted laboratory suitability by the qualifying activity for the performance of MIL-STD-750 inspection requirements specified herein. The Government or acquiring activity reserves the right to witness or perform any of these inspections set forth herein or in the specification sheet and to audit the data resulting from the manufacturer's performance of these specifications. - D.3.1.3. <u>Management responsibility</u>. Management shall provide sufficient resources, personnel, and authority necessary for performing all applicable verification and manufacturing certification requirements specified herein. The qualifying activity may require the supplier to contract or utilize an expert of applicable subject matter to resolve ongoing technical issues. - D.3.1.3.1 <u>Personnel</u>. Personnel performing quality functions shall have sufficient well-defined responsibility, authority, and the organizational freedom to identify and evaluate quality problems and to initiate, recommend, or provide solutions. - D.3.1.3.2 <u>Resources</u>. The manufacturer shall identify requirements and provide adequate resources for management, performance of work, verification activities, and internal audits. For the purpose of this document, resources shall include, but not be limited to, materials, equipment, training, and personnel. - D.3.1.4 <u>Organization</u>. A functional block organization chart shall be included in the quality system program (see D.3.2) which shows the lines of responsibility and authority for organization, approval, and implementation of all aspects of the quality program. A management representative shall be identified who has defined responsibility and authority to ensure that the requirements of this specification are met. - D.3.1.4.1 Management representative. The basic plant and contracted plant shall appoint a member of management who, has the authority and responsibility for development and implementation of the quality system, this specification, and associated specification sheets. The management representative is also responsible for coordination with the preparing activity on all specification issues. This individual shall insure that the quality system is maintained and shall periodically report to the manufacturer's management on the performance of the system and opportunities to improve it. The qualifying activity shall be informed whenever there is a change in the management representative. In addition, the plant shall provide a POC (point of contact) with the authority and responsibility to coordinate specifications. All suppliers shall be responsive to all applicable specification issues. The duties and responsibilities of the DLA Land and Maritime POC shall be documented and shall be made available to DLA Land and Maritime. - D.3.1.5 <u>Management review</u>. The manufacturers management shall maintain an on going cognizance of the status of the quality system (D.3.2) and the design control system (D.3.4) to ensure continuous suitability and effectiveness in satisfying the requirements herein with periodic cross-functional reviews of these systems through a Qualified Products Technical Review Board (QPTRB). - D.3.1.5.5 Qualified Products Technical Review Board (QPTRB) . - D.3.1.5.5.1 <u>Organizational structure</u>. The QPTRB is intended to be a cross-functional management and technical group to ensure communication is established and maintained among representatives from: Management, device design, technology development, wafer fabrication, assembly, test, production, and quality assurance. The members of the QPTRB shall have the responsibility and authority to make decisions and the resources to implement these decisions. Written procedures which will govern the operation of the QPTRB shall be maintained and updated. Records of the QPTRB deliberations and decisions will be maintained and made available to the qualifying activity. - D.3.1.5.5.2 QPTRB duties. The QPTRB shall review the quality system at planned intervals to ensure continuing stability, adequacy, and effectiveness. This review shall include assessing opportunities for improvement and the need for changes to the quality system including quality policy and objectives. ## D.3.1.5.5.2.1 QPTRB input: - a. Results of internal and external audits - b. Production yields. - c. Customer returns/feedback. - d. Corrective/preventive actions. - e. Failure analysis. - f. Design control / qualification initiatives. - g. Contract services. - h. Follow-up actions from previous management reviews. - i. Changes that could affect the quality system. - j. Recommendations for improvement. ## D.3.1.5.5.2.2 QPTRB output: - a. The QPTRB shall document and communicate, when applicable, the results of the review. - b. The QPTRB shall set measurable quality objectives and monitor their progress towards meeting those objectives. - c. The QPTRB shall review changes to all governing specifications and comment back to the preparing activity: MIL-PRF-19500, MIL-STD-750, JEDEC and detail-performance specification sheets. #### D.3.2 Quality system program. - D.3.2.1 Quality system requirements. A quality system shall be established by each manufacturer which implements all requirements of this appendix. This system shall be documented in a quality manual. The current revision of the quality manual shall serve to demonstrate to the qualifying activity that the manufacturer's system is adequate to assure compliance with the applicable specifications and quality standards. Proprietary documents shall be clearly identified by category in the system. - D.3.2.2 <u>Process flows</u>. The system includes process flows for each distinct product family. As a minimum, flows shall include wafer fabrication, assembly, screening, and conformance inspection (CI), and shall indicate which CI option has been selected. - D.3.2.3 Quality system procedures. The manufacturer shall implement the approved system. The range and detail of the procedures shall ensure compliance with this system - D.3.2.4 Quality planning. The manufacturer shall define how the requirements for quality will be met. Quality planning shall be consistent with all other requirements of the manufacturer's quality system. The manufacturer shall give consideration to the following activities, as appropriate, in meeting the specified requirements for products. - a. The preparation of quality plans. - b. The identification and acquisition of any controls, processes, equipment (including inspection and test equipment), fixtures, resources, and skills that may be needed to achieve the required quality. - c. Ensuring the compatibility of the design, production process, inspection, and test procedures. - d. The updating, as necessary, of quality control, inspection, and testing techniques, including the development of new instrumentation. - e. The identification of any measurement requirement involving capability that exceeds the known state of the art, in sufficient time for the needed capability to be developed. - f. The identification of suitable verification at appropriate stages in the realization of product. - g. The clarification of standards of acceptability for all features and requirements, including those which contain a subjective element. - h. The identification of all contracted processes. Unless approved by the qualifying activity, all devices assembled in a contracted plant shall be tested (screening and CI) in the basic plant. - D.3.2.4.1 <u>FMEA</u>. Changes in design, materials, or processes for any device shall be reviewed in accordance with established design control procedures. Tools can include process flow charts, control plans, SPC, DOEs, or FMEAs. - D.3.2.4.2 <u>Control plans</u>. The control plan is prepared to summarize the process control planning for each technology. Product characteristics that should be included in a control plan are control item characteristics and significant characteristics. The evaluation method, sampling plans, data analysis method, and out of control plans are part of the control plan. - D.3.2.4.3 <u>Plant moves</u>. For all plant moves, all die banking inventory information shall be made available to the qualifying activity. All die not suitable for JAN assembly shall be controlled and identified. Die shall not be transferred from one facility to another facility without the approval of the qualifying activity. - D.3.2.4.4 <u>Business interruption control plans</u>. Each supplier shall create a detailed business interruption control plan (e.g. using a Program Evaluation Review Technique (PERT) approach) and it shall be available upon request. The plan shall address some or all of the following as applicable: - a. Finished goods inventory. - b. Die inventory. - c. Multi-qualified wafer fabs including contract wafer fabs (mirror image qualified product). - d. Multi-qualified assembly plants including contracted assembly plants (mirror image qualified product). - e. Training new personnel. - f. New equipment. - g. New design. - h. New processes. - i. New materials. - j. Independent consultants/subject matter experts. - k. Top management understanding and commitment of resources. - I. Impact on quality. - m. Market analysis (customer needs). - n. Sole source and high volume product special attention. - o. Containment. - p. Off site storage of die and finished goods. - q. Security and safety officer (early detection). - r. Deliberate malice. - D.3.2.4.5 <u>Incoming, in-process, and outgoing inventory control</u>. The manufacturer shall employ procedures to control storage and handling of incoming materials, work in-process, warehoused, and outgoing product in order to 1) achieve such factors as age control of limited-life materials; and 2) prevent inadvertent mixing of conforming and nonconforming materials, work in process, finished product, resubmitted lots, or customer returns. - D.3.3 <u>Conversion of specification requirements</u>. The manufacturer shall have a system to convert specification sheets, orders, and contract requirements to in-house procedures, methods, travelers, and specifications. The system shall include revision and distribution controls to assure that product meets current requirements. The manufacturer's system ensures review of purchase requirements (and modifications) received from their customer. The review shall insure that the order does not violate this specification for JAN product of any level and that any special instructions are accounted for. The system shall provide objective evidence of this review. #### D.3.4 Critical interface control. - D.3.4.1 <u>Design, materials, and processing documentation</u>. Each product design shall be fully specified such that all aspects of design, verification testing, processing, and materials are described. In addition, each manufacturer shall have a flow chart, traveler, and DLA Land and Maritime Form 36D for each certified product line (see qualifying activity). - D.3.4.2 <u>Design changes</u>. After qualification, the manufacturer shall notify the qualifying activity prior to the release and shipment (for JANS prior to line implementation, except for evaluation samples) of product which undergoes any change in the product or verification program which affects performance, quality, appearance, reliability, or interchangeability (see appendix E-III), table E-III). The changes shall be approved by the qualifying activity prior to release and shipment of product. Changes in design, materials, or processes for any device shall be processed in accordance with established change control procedures for all affected documents (see D.3.6.1 and D.3.7). Such notification shall include a thorough description of the proposed change and a test plan designed to demonstrate that the change will not adversely affect performance, quality, reliability, or interchangeability and that the changed product will continue to meet all specification requirements. The completed test results shall be approved by the qualifying activity. After approval of the design change, all product inventory of the old design shall be submitted to CI within 6 months, unless authorization is extended by the qualifying activity (see H.3.1). Unless the design change has been required to correct or eliminate a verified design defect, finished devices manufactured to the previously approved design which are in inventory or in process of testing (i.e., inspection lot identification code assigned) will remain qualified only until that inventory is depleted. # D.3.5 Document control. - D.3.5.1 <u>Document control procedures</u>. The manufacturer shall establish and maintain procedures to control all documents that relate to the requirements of this specification. This includes, to the extent applicable, military and industry specifications and standards and their revisions, amendments, and notices. The manufacturer's procedures are required to be in a language that is understandable by the operator performing the given operation. - D.3.5.2 <u>Document approval and issue</u>. Documents shall be reviewed and approved for adequacy by authorized personnel prior to issue. A procedure shall be established to ensure that the current issue of appropriate documents are available at all required locations, that invalid or obsolete documents are promptly removed from all points of issue, and that any obsolete documents which are retained are suitably identified. - D.3.5.3 <u>Document changes</u>. Unless designated otherwise, changes to documents shall be reviewed and approved by the same functions/organizations that performed the original review and approval. #### D.3.6 Purchasing. - D.3.6.1 <u>Acquisition documentation</u>. A system for the acquisition of supplies and approval of suppliers shall be established. - D.3.7 <u>Control of customer supplied material</u>. The manufacturer shall establish and maintain procedures for the control, verification, maintenance and storage, as applicable, of customer supplied materials and equipment. Any material which is lost or becomes unsuitable for use shall be recorded and reported to the customer. - D.3.8 <u>Product identification and traceability</u>. All devices delivered to this specification shall be traceable through the lot identification code and inspection lot records, and identified as in D.3.9 through D.3.12, inclusive. In addition, JANS devices shall have a lot control system from wafer processing through screening which provides wafer lot identification; operation (machine), date of operation, operator(s) identification, quantity, and serial numbers (after step 8 of appendix E, table E-IV) of devices processed. - D.3.9 <u>Process control</u>. The manufacturer shall assure that all manufacturing operations are carried out to insure continued process capability. Operations shall be controlled as to the manner of production, requirements for monitoring and control, and output product characteristics. Where necessary, due to the complexity or sensitivity of operation parameters, the process shall consider working environment, workmanship criteria, equipment set-up, and the need for special operator certification or continuous monitoring of critical parameters. - D 3.9.1 <u>Statistical process control (SPC)</u>. Where SPC is used to control a process, the control shall be established in accordance with EIA-557. If a sample exhibits an out-of-control condition, the product represented by the sample shall be subjected to evaluation and disposition. The evaluation process, results, and disposition shall be documented and traceable. - D 3.9.2 Environmental controls. The relative humidity, temperature, and particle count for each applicable critical process step (e.g., wafer fabrication, assembly) shall be specified, controlled, and recorded. The procedures and techniques for measuring these environmental parameters and limits shall be documented. The procedures shall contain corrective actions for out-of-tolerance environmental conditions. Unsealed parts shall be handled in such a way as to minimize the introduction of foreign material into the cavity. In addition, spittle protection is required in applicable critical areas. See test method 5010 of MIL-STD-750. - D 3.9.3 <u>Chemical controls</u>. The purity of chemicals, including water, shall be specified and controlled. The purity of process water shall be measured and recorded in terms of resistivity at +25°C (resistivity cells and meters shall be calibrated), total solids, organic impurities, and bacteria count. - D.3.9.4 <u>Wafer lot process and inspection</u>. All suppliers shall develop wafer lot acceptance procedures and criteria. These procedures and criteria shall address probe testing and lot acceptance testing, element evaluation or equivalent for each wafer, or wafer lot as applicable unless otherwise approved by the qualifying activity. The methods and procedures, which are utilized within wafer production for the following functions, as a minimum, shall be documented: #### D.3.9.4.1 Process. - a. Sample sizes. - b. Wafer cleaning and handling operations. - c. Junction and surface preparations. - d. Alloying processes. ## D.3.9.4.2 Inspection. - a. Control of wafer thickness. (For JANS, deviation shall be within 20 percent of the approved design nominal.) - b. Metal deposition and thickness. (For JANS, maximum thickness deviation shall be within 25 percent for the approved design nominal of > 35K Angstroms, and within 30 percent for ≤ 35K Angstroms. For JANS, the minimum front metallization thickness shall be 8,000 Å.) - Glassivation and passivation thickness. (For JANS, deviation shall be within 30 percent of the approved design nominal. For overlay structures or expanded metallization see H.3.7 for the minimum thickness that is required.) - d. Gold backing thickness, when applicable. (For JANS, deviation shall be within 30 percent of the approved design nominal.) - e. SEM, see E.3.1.2.1 (for JANS). Where limits are based on tolerances about a "approved design nominal", the nominal shall be stated in DLA Land and Maritime Form 36D, and shall either be identified on the JANS fab traveler or on a JANS inspection record submitted for approval by the qualifying activity. - D.3.9.5 Process monitor programs. Process monitor programs shall be established as referenced below, for processes performed by the manufacturer. A fully implemented and approved SPC program (in accordance with D.3.20.1) may replace all or portions of the process monitor programs with the approval of the qualifying activity. These programs shall be documented and made available to the certification team for review. The implementing procedures shall define sampled population frequency, sample size, reject criteria, allowable rework, and disposition of failed batch/product. Investigative and corrective actions shall be established which address noted deficiencies. A procedure is required for the traceability, recovery, and disposition of all units monitored since the last successful test. All monitors shall provide for continual process improvement. Records of these monitors shall be available to any (Government or military user) audit team for review. As a minimum, the process monitors shall include the following, or equivalent, as approved by the qualifying activity: - Die attachment: The type of die mounting method, die material, die mounting material, package material, and mounting configuration shall be documented. The time, temperature, pressure, scrubbing, cleanliness, and environment shall also be specified. The manufacturer shall monitor the die attach integrity for all silicon transistors and case mounted diodes in accordance with test method 2017, 2076, acoustical techniques, or thermal response test methods 3101, 3161, 3131, 3103, and 3104 of MIL-STD-750 using the manufacturer's documented procedure. In addition, any die attached to a package or substrate in a cavity device shall be monitored for die attach integrity. This procedure shall be performed at each equipment set up for JANTX and JANTXV and, considered for other related factors (such as change of operator, etc). This test shall be conducted on a minimum of two devices from each die attach station at the start and finish of operator change, package type change, die size change, and after every two hours of production for JANS. In the event that the die shear is less than the value shown in test method 2017, or the test leaves less than 75 percent silicon remaining of die-to-header bond surface, the output of the die attach station shall not be used until tests show that satisfactory operation has been re-established. A procedure for the traceability, recovery, and disposition of all units bonded since the last successful die attach integrity test is required. This procedure shall provide for sample size, reject criteria, and disposition of failed lots. This test may be conducted on the same samples used for the wire bond strength test. - b. Wire bonding or interconnection: The bonding techniques, type of bond wire, and lead material used in connecting the die to the package leads shall be documented and comply with this specification and the applicable specification sheets. The temperature, pressure, dwell time, control of condition of capillary or electrode, ultrasonic power, composition of metals, lead dress, thickness to width ratio of bond, and environment shall be specified. The manufacturer shall monitor the wire bond strength in accordance with test method 2037 of MIL-STD-750 using the manufacturer's documented procedure. Any bi-metallic (e.g. gold-aluminum) interface at the die shall be baked for 1 hour at +300°C in either an air or inert atmosphere prior to the performance of the first wire bond strength testing with a minimum sample size of 11 wires, c = 0. This procedure shall be performed at each equipment setup for JANTX and JANTXV and change of operators, lot size, shift start and stop, and other related factors known to affect wire bond integrity shall also be considered. At manufacturer's discretion, wire bonding may continue up to the start of the sealing operation prior to the successful completion of wire bond process monitor testing. However, if any process monitors samples fail, then all devices wire bonded since the previous successful process monitor sample test shall be rejected. As a minimum for JANS, each operator/wire bonding station shall have two device samples taken at the start and end of each shift, after each two hours of production, and after changing operators, spools, shifts, packages, wire size, and maintenance of equipment. When more than one lot is processed for JANS in a two-hour period, samples shall be tested from each lot. Pull strength data shall be read and recorded and shall be control charted and maintained in accordance with the specified requirements. Data shall include the force, in grams, required for failure, the physical location of the point of failure, and the nature of the failure. In event that any bond strength is less than the pre-seal value shown in test method 2037 of MIL-STD-750, the bonder shall be inactivated immediately and not returned to production until tests show that satisfactory operation has been reestablished. When the system at the die surface is bimetallic and the lead wires are less than 5 mils in diameter, the lead shall be pulled to destruction and if the chip bond lifts before the wire breaks, the lot shall be rejected. A procedure for the traceability, recovery, and disposition of all units bonded since the last successful bond strength test is required. This procedure shall provide for sample size, number of bonds, and device to be tested, reject criteria, and disposition of failed lots. - c. Glass-to-lead seals on clear glass diodes: Visual inspection procedures shall specify inspection criteria, the use of visual aids, and shall comply with the requirements of test methods 2069, 2070, 2072, or 2073 (die visual), and 2074 of MIL-STD-750. In addition, the manufacturer shall monitor the lead-to-glass seal following final plating operation for all JANTX, JANTXV, and JANS clear glass diodes constructed with borated seal using the manufacturer's documented procedure. The procedures shall specify criteria and visual aids and shall be capable of detecting significant loss of glass-to-lead seal. - d. Internal gas content: The moisture content of the sealing environment shall be controlled. The internal moisture content of ceramic and metal packages shall not exceed a value of 5,000 PPM for the sample when tested in accordance with test method 1018 of MIL-STD-750 at +100°C. All manufacturers shall exercise package internal moisture content monitors at key locations in the manufacturing flow. The internal water content vapor content test shall be performed on three devices for each active package design bi-monthly (twice a month) until sufficient data determines which packages are susceptible to elevated internal moisture and oxygen levels. A special internal gas content monitor schedule shall be determined for the packages until all problems are resolved. The problematic packages could be determined by pareto analysis or other statistical means. Any gas analysis with the presence of bombing gases that are indicative of non-hermeticity, O<sub>2</sub> to Ar ratio indicative of room air, dissimilar concentration of internally sealed gases (e.g. nitrogen, helium) than originally sealed in the device package, or the presence of leak test fluid (i.e. fluorocarbon) shall fail IGA even when the moisture content of the device has not exceeded 5,000 PPM. When the internal water vapor content test is performed, the samples shall have been subjected to screen 3a of table E-IV or equivalent; not required for devices which are inactive for new design. All devices not utilizing a eutectic or epoxy die attach shall have the internal oxygen content of the sealing environment controlled. For devices not utilizing a eutectic or epoxy die attach the internal oxygen content of the device package shall not exceed the limits listed in test method 1018, of MIL-STD-750. All gases detected should be reviewed and recorded as this information can help the manufacturer determine at which process step the gases were introduced. Control limits for the following gasses shall be developed by each supplier; He, H<sub>2</sub>, O<sub>2</sub>, fluorocarbons, argon and CO<sub>2</sub>. Devices shall be marked or otherwise traceable before being sent to the laboratory for testing. All devices not utilizing a eutectic or epoxy die attach shall not exceed 2,000 PPM of O<sub>2</sub> at +100°C. When the internal oxygen content test is performed, the samples shall have been subjected to screen 3 of table IV or equivalent; not required for devices which are inactive for new design. - e. Particle contamination: The manufacturer shall establish a particle detection monitoring program which assesses the source of particle contamination of sealed cavity devices on an individual manufacturing line basis. The monitor shall have provisions for testing in accordance with method 2052, condition A, of MIL-STD-750. JEDEC Publication 114, may be used as a guideline. Unless otherwise exempt herein, this monitor is applicable to all metal or ceramic cavity package outlines. This monitor shall be performed at the assembly location, or locations, to ensure the most effective feedback loop for corrective action. As an example, the monitor could track by package type the sample or set-up Particle Impact Noise Detection (PIND) yields using an np chart. After historical data has been established for each package type, and the upper limits are set, any sample that goes out of control should have an assignable cause established by established techniques such as particle entrapment and analysis. If the lot is outside the upper control limits, it shall be tested 100 percent. - f. The manufacturer shall monitor thickness, composition (including Lead (Pb) content), and adhesion of final lead finish: (see appendix H). - g. Wafer fabrication: The manufacturer shall establish the necessary controls (or equivalent, subject to the approval of the qualifying activity) for D.3.9.4 above. For JANS, compliance to tolerance about the "approved design nominal" shall be demonstrated. - h. Lot norm testing: - (1) For all semiconductors the manufacturer shall have a documented program to characterize thermal impedance, leakage current(s), and all other critical parameters, as applicable, to identify atypical devices. If a correlation of die attach voiding is approved by the qualifying activity, thermal impedance for lot norm testing is not required. Devices which exhibit atypical behavior shall be rejected and removed from the lot even when they pass the group A, subgroup 2 or thermal curve limits. The documented procedure shall discuss sample selection and how limits will be determined. - (2) The manufacturer shall have procedures in place to monitor and control lot-to-lot variations and central tendencies. - Lot norm limit: When there is no previous device lot history, or in the event of a major design change affecting the applicable critical parameters, the first five manufacturing lots will use their lot statistical averages as calculated in D.3.9.5.h.1 and charted using SPC techniques. At no time shall the lot statistical limits exceed those limits used in D.3.9.5.h.1. Atypical (maverick) lots shall be excluded. Lot norm testing as described in D.3.9.5.h.1 shall remain in effect for all lots processed thereafter. - i. Internal visual: The manufacturer shall develop and document an internal visual monitor for JAN/JANTX levels - Glass evaluation: The manufacturer shall monitor all hard glass diodes, tungsten or moly, in accordance with method 1057 of MIL-STD-750, condition B. Monitor may be performed at incoming inspection as sample evaluation of each glass lot in accordance method 1057. - k. Nickel particles: All manufacturers using nickel caps in the encapsulation process shall implement a cap cleaning process. An in-line monitor shall be implemented to ensure the cleanliness of the nickel caps. - Lead integrity: Manufacturers shall have procedures in place to monitor and ensure the integrity of the lead. For axial devices this will apply to lead tension and fatigue in accordance with method 2036 of MIL-STD-750 and for US devices it will apply to terminal tension only. - m. Wafer saw monitor: For all semiconductors, the manufacturer shall establish an effective monitoring program for wafer saw operations. Saw monitoring shall be effective in preventing saw inflicted damage. ## D.3.10 Inspection and testing. - D.3.10.1 <u>Inspection of purchased materials</u>. The manufacturer is responsible for assuring that all supplies and services procured from suppliers conform to the contract. The manufacturer shall have a system which controls inspection, storage, and handling of incoming materials, and periodic evaluation of material received. The system may include verification of chemical, physical, and functional characteristics required by manufacturer drawings and specifications. The manufacturer may utilize a certified supplier program to reduce or eliminate receiving inspection. - D.3.10.1.1 <u>Certified supplier program</u>. The capability of supplied material may be validated through a supplier certification system. This program selects and monitors suppliers in order to guarantee that the supplied material will meet and maintain required capability levels (e.g., Cpk, PPM). - D.3.10.2 <u>In-process quality control</u>. The manufacturer shall perform in-process inspections to the extent necessary to assure product conformance to the end item specification. This shall include inspections and tests which assure that the manufacturing processes are in a state of control as indicated in D.3.9 herein. - D.3.10.2.1 <u>Manufacturer imposed tests</u>. Any manufacturer imposed test(s) (e.g., gross and fine leak) conducted prior to any qualification or conformance inspection, are to be performed on all subsequent lots until re-qualified. If any manufacturer imposed tests detect a problem, the manufacturer shall submit all devices in the lot to those tests to eliminate rejects and shall take steps to determine and eliminate the cause of failure (e.g., rough handling which has produced gross leaks). - D.3.10.3 <u>Testing and screening operations</u>. Testing and screening operations may only be performed in a facility which has received laboratory suitability approval from the qualifying activity for each MIL-STD-750 test method to be employed. Each facility lists their approved methods and equipment on DLA Land and Maritime Form 36 (Test Equipment List) or equivalent. The manufacturer shall document and update all burn-in socket capacity by plant location on the applicable DLA Land and Maritime Form 36(s). The environmental conditions where testing and screening are performed shall be maintained to assure compliance with the requirements of MIL-STD-750. #### D.3.10.4 Final inspection and testing. - D.3.10.4.1 <u>Qualification and conformance inspection</u>. Qualification and conformance inspection shall be performed as required by the specification sheet and herein at a facility which has received laboratory suitability approval from the qualifying activity. The results of testing shall be reviewed and approved. - D.3.10.4.2 <u>Visual inspection</u>. Shall be performed on outgoing product prior to shipping. Visual examination shall be in accordance with test method 2071 of MIL-STD-750. Sampling plans and acceptance are to be determined by the supplier and approved by the qualifying activity. - D.3.10.5 <u>Inspection and test verification</u>. The manufacturer shall verify that all inspection and testing required by this specification and their quality plan (see D.3.2.4) has been accomplished as specified. Verification shall clearly show whether the product passed or failed any requirement and shall contain sufficient detail to allow traceability to a specific operator, test date, equipment, and program. - D.3.11 Control of inspection measuring and test equipment. - D.3.11.1 <u>Test programs and setups</u>. The test programs and setups used to sort, classify, and test for MIL-PRF-19500 requirements are required to be traceable through each document control system to insure the correct revision was used when testing MIL-PRF-19500 devices. - D.3.11.2 <u>Test equipment maintenance and calibration system</u>. Maintenance and calibration systems and the frequency of scheduled actions, for gauges and test equipment, shall be established. The system may use ANSI/NCSL Z540-1, or equivalent, as a guideline. - D.3.11.3 <u>Conditions and methods of test</u>. The general requirements, conditions and methods of test shall be in accordance with MIL-STD-750. - D.3.11.4 <u>Electrical test equipment verification</u>. The manufacturer shall define and utilize a method (e.g., correlation samples, diagnosis routines) to verify the measurement and operation characteristics of the test equipment when in use. In the event of verification of failure, the manufacturer shall utilize a procedure which will determine the requirements for traceability, recovery, and when re-testing is required of all units tested since the last successful verification. - D.3.12 Inspection and test status. - D.3.12.1 <u>Inspection and test status</u>. A system shall be maintained to insure that products are identified by their test or inspection status. The system shall insure the separation of products that have been tested or inspected from product that has not. - D.3.13 <u>Control of nonconforming product</u>. The manufacturer shall maintain a system which will prevent the shipment or use of nonconforming product. The system shall provide for identification, segregation, and evaluation of product, which does not conform to specified requirements at any point in the manufacturing and screening flow. Devices or lots, which fail any specification or internal tests, procedures, and requirements above and beyond the specification, except electrical selections, are not suitable for any JAN level. Lots failing electrical selections for any JAN level which, 1) are above and beyond this specification and, 2) are intended to select a portion of a lot having greater performance or reliability than the overall average performance or reliability of the lot other than through statistical methods are not suitable for any JAN level. - D.3.13.1 <u>Reworked product</u>. Reworked or repaired product shall be re-inspected in accordance with the appropriate procedures. All rework performed shall be documented and shall be attached to the original lot travelers and be traceable and may be part of management review. - D.3.13.2 <u>Rework provisions</u>. All allowable rework on devices manufactured under this specification shall be accomplished in accordance with the manufacturer's established procedures. Lots shall not exceed one rework for any process except additional or rediffusion, photo resist strip, and recoat. - D.3.13.2.1 Wafer rework. For wafers, rework is limited to the following: - a. Additional etch to complete the process. - b. Photo resist strip and recoat. - c. Strip and redeposit of non-junction passivation. - d. Frontside and backside metal prior to sintering with the following stipulations. - (1) Visual examination of the front side of the wafer shall not reveal any residue or "ghost" footprint of the previous metallization. It shall essentially be impossible to differentiate a reworked stripped metallization wafer from a wafer that has never been metalized. - (2) Rework on front side metal is only permitted on junction devices (zeners, diodes, rectifiers, bipolar transistors, SCR's, JFET's) or Schottkys. MOSFETs are not permitted. - (3) It is not permitted on any device for which the metal is patterned by an evaporation or sputtering metal mask rather than using photoresist and etching. - (4) It is permitted on backside metal for all types provided suitable masking or protection is used for the front side metal, unless the rework is purposely being done to rework both the front and the back metals that are of identical construction. - e. Additional or re-diffusion provided a photolithography step has not occurred between diffusions. For JANS, strip and redeposition of any oxide, or passivation layer is not allowed. - D.3.13.2.2 <u>Assembly rework.</u> Devices shall not be reworked during assembly. Devices shall not be subjected to temperatures or processes that will reflow the die attach material. Wire bonded devices shall not be subjected to rebonding. Devices shall not be resealed under any circumstances. - D.3.13.2.3 Rework of assembled devices. No delidding or package opening shall be permitted except for disc packages. Unless otherwise specified, rework of sealed packages is limited to recleaning, rebranding to correct defective marking, and lead straightening, replating, or resolder dipping of the leads. Rebranding and resolder dipping may be performed as needed and are not subject to the one rework limit. After any replating or resolder dipping, all JANS shall pass as a 100-percent screen, the requirements of group A, subgroup 2 of the specification sheet and the hermetic seal requirements of screen 14 of table E-IV herein. For JANS clear glass diodes only, the parts shall pass the hermetic seal requirements with a sample size of 116 pieces with no failures. All JANTXV and JANTX shall pass the requirements of group A, subgroup 2 of the specification sheet and the hermetic seal requirements of screen 14 of table E-IV herein with a sample size of 116 pieces with no failures allowed. Solder dip and plating rework shall be in accordance with appendix H. - D.3.13.2.3.1 <u>Irradiation of assembled devices</u>. Irradiation is allowed when part of the qualified flow. If any portion of a lot requires re-irradiation, a new inspection lot shall be formed, identified, and CI performed as required. - D.3.13.3 Rejected lots. Lots with an unscreenable failure mode shall be rejected (see E.6.1.1). - D.3.14 Corrective and preventive action. - D.3.14.1 <u>Corrective action</u>. The system identifies the necessity for corrective action as a result of failure, defect analysis, inappropriate performance of inspections/procedures, product trends, product returns, inappropriate records and audits (both customer and internal). The corrective action system shall provide for the use of a standard format for documenting corrective actions. This standard format shall provide evidence of: Documents created and /or revised to correct the problem, training, and follow-up to verify implementation and effectiveness. Failure to initiate corrective action may result in removal of products from the qualified product list. The corrective action system shall identify when a failure analysis is to be employed (i.e., field use, user analysis, Government Industry Data Exchange Program (GIDEP), competitive analysis). - D.3.14.2 <u>Preventive action</u>. Appropriate sources of information such as processes and work operations which affect product quality, audit results, quality records, and customer complaints shall be used to detect, analyze, and eliminate potential causes of non-conformities. The methodology for the initiation, implementation, and follow up of preventive actions shall be documented by the manufacturer. - D.3.15 Handling, storage, packaging, and delivery. - D.3.15.1 <u>Security of completed devices</u>. Marked devices which have passed all screening and conformance requirements shall be retained in a secure area prior to shipment delivery. Device inventory shall be controlled by device type, lot identification code, quantity, product assurance level, and transaction date. This requirement applies to both the manufacturer and the distributor(s). - D.3.15.2 <u>Electrostatic discharge sensitive (ESDS) program</u>. The manufacturer of ESDS class 0, 1A, 1B, 1C, and class 2 devices shall institute an ESDS program commensurate with the product classification. The product classification shall be as indicated in appendix E. The requirements of JESD-625 apply but may be tailored for establishing an ESDS program. Justification for the tailoring shall be made available to the qualifying activity for approval upon request. - D.3.16 Quality records. A system shall be in place to track all quality records, including but not limited to the results of all qualification, screening, conformance tests (attributes and variable data as applicable) and inspections, any required failure analysis, subcontractor records, internal quality audit results, training, and management reviews. The retention period for each type of quality records shall be a minimum of 10 years based on lot date code. Quality records shall be available for review and maintained in an organized manner. Quality records may be retained using paper hard copy or suitable electronic medium. If electronic records are used, the manufacturer shall establish appropriate procedures to ensure the security of such records from loss or alteration. Corrections to "hard copy" quality records shall be made by "lining out" the incorrect entry with a single line (maintaining the legibility of original data) and inserting the correct entry immediately adjacent to the "lined out" entry. The operator making the change shall initial by the "lined out" entry. Erasures, mark overs, and "white out" are not permitted on any quality record. For electronic records, the manufacturer shall establish procedures for making corrections to quality records such that the original record, the date of the change, and the person making the change are clearly identifiable. Quality records of any type and data of any type shall be sent to the qualifying activity or preparing activity upon request. ## D.3.17 Internal quality audits. - D.3.17.1 <u>Internal audit program</u>. The manufacturer shall establish an independent internal audit program which shall be included in the quality system. The internal audit program shall assess compliance with all MIL-PRF-19500 requirements(processes and quality systems) and shall identify key review areas, their frequency of audit, and corrective actions shall be resolved through the corrective action system (see D.3.16). - D.3.17.1.1 Internal audit checklist. The internal audit checklist shall assure that the quality system is adequate and followed by all personnel in each area. - D.3.17.1.2 <u>Subcontractor Audits</u>. All subcontractors are to be audited by the certified manufacturer (or by DLA Land and Maritime) annually, to have an available checklist of the audit, a list of any concerns, and corrective actions available to the qualifying activity for review. This does not apply to facilities with DLA Land and Maritime lab suitability. All certified manufacturers shall demonstrate effective control of relevant contracted services as approved by the qualifying activity. - D.3.17.2 <u>Audit schedules and frequencies</u>. The audit frequency shall in no case exceed 1 year for each area unless authorized by the qualifying activity. An internal audit shall be conducted and corrective actions completed prior to the initial qualifying activity audit. The qualifying activity may modify the frequency of the internal audit(s) or require additional inspection based on the effectiveness of the manufacturer's internal audit program, and assessment of the internal audit findings. - D.3.17.3 <u>Auditors</u>. The designated auditors shall be independent from the area being audited. If the use of an independent auditor is not practical, a second individual should be assigned to participate in the audit or review the results. Auditors shall be trained in the area to be audited, in the applicable military specification requirements and provided with an appropriate checklist for annotating deficiencies. Prior to the audit, the assigned auditor(s) shall review the previous internal audit results to assure corrective actions have been implemented and are effective. D.3.17.4 <u>Audit deficiencies</u>. All audit deficiencies shall be conveyed to the responsible individual for corrective action(s). All corrective actions shall be agreed to by the management representative. A procedure shall be established to follow up on all audit deficiencies to assure that the corrective actions have been implemented in a timely manner. If recurrent deficiencies are found, additional corrective action shall be taken to assure correction of the problem and the qualifying activity shall be notified. The internal audit team shall perform a follow-up within 6 months for verification of corrective actions and to assure that they are adequate. #### D.3.18 Training. - D.3.18.1 <u>Personnel performing quality operations</u>. All personnel performing an operation affecting quality shall be trained in, and familiar with, that part of the operation relevant to their function. They shall have sufficient responsibility and authority to inspect and accept or reject the product according to the applicable specifications. - D.3.18.2 <u>Training requirements</u>. Work training practices shall be established and utilized in acquiring and maintaining job skills as required in critical work areas. - D.3.19 <u>Servicing</u>. The manufacturer's system shall describe the methods used to meet customer expectations. This includes but is not limited to: Applications support, customer returns, stock rotation, GIDEP issuance, warranty issues, and customer complaints. #### D.3.20 Statistical techniques. D.3.20.1 <u>SPC program</u>. The method used for process control may or may not utilize SPC, but will use a method that is appropriate for the process being controlled. Compliance with EIA-557 is a requirement for JANS certification. This page intentionally left blank. #### STANDARD VERIFICATION SYSTEM FOR QUALIFED PRODUCTS #### E.1 SCOPE E.1.1 <u>Scope</u>. This appendix contains the standard verification system which, when performed in its entirety, assures that the product will meet the performance requirements. This program also measures and evaluates the manufacturer's manufacturing process against a baseline for that process. This baseline can include innovative and improved processes that result in an equivalent or higher quality product, provided that the process used to evaluate and document these changes have been reviewed and approved by the qualifying activity. Changes to the process baseline can be made by the manufacturer after achieving approval with documented reliability and quality data. The approach outlined in this appendix is a proven baseline, which contains details of the screening and conformance inspection (CI) procedures. (See tables E-I through E-X.) However, manufacturers shall demonstrate to the qualifying activity, a system that achieves at least the same level of quality as could be achieved by complying with this appendix. This appendix is a mandatory part of the specification. The information contained herein is intended for compliance. #### **E.2 APPLICABLE DOCUMENTS** - E.2.1 <u>General</u>. The documents listed in this section are specified in sections E.3 and E.6 of this specification. This section does not include documents cited in other sections of this specification or recommended for additional information or as examples. While every effort has been made to ensure the completeness of this list, document users are cautioned that they shall meet all specified requirements of documents cited in sections E.3 and E.6 of this specification, whether or not they are listed. - E.2.2 <u>Non-Government publications</u>. The following documents form a part of this document to the extent specified herein. Unless otherwise specified, the issues of the documents are those cited in the solicitation or contract. # AMERICAN NATIONAL STANDARDS INSTITUTE (ANSI) ANSI/NCSL-Z540-1 - Calibration Laboratories and Measuring and Test Equipment - General Requirements. (Application for copies should be addressed to the American National Standards Institute, 1819 L Street NW, Suite 600, Washington D.C. 20036, www.ansi.org.) (Non-Government standards and other publications are normally available from the organizations which prepare or distribute the documents. These documents also may be available in or through libraries or other informational services.) E.2.3 <u>Order of precedence</u>. In the event of a conflict between the text of this document and the references cited herein (except for related specification sheets), the text of this document takes precedence. Nothing in this document, however, supersedes applicable laws and regulations unless a specific exemption has been obtained. #### E.3 GENERAL TEST AND INSPECTION INFORMATION - E.3.1 <u>Wafer lots</u>. Wafer lots consist of semiconductor wafers formed into lots at the start of wafer fabrication for processing as a group. Each lot is assigned a unique identifier to provide traceability and maintain lot integrity throughout the fabrication process. The wafer lot shall be traceable to the silicon lot(s) or portion thereof. The maximum number of wafers in the wafer lot size shall be defined by the manufacturer. Wafer lot processing as a group is accomplished by any of the following procedures, providing process schedules and controls are sufficiently maintained to assure identical processing in accordance with process instructions of all wafers in the lot: - a. Batch processing of all wafers in the wafer lot through the same machine process steps simultaneously. - b. Continuous and sequential processing (wafer by wafer or batch portions of wafer lot) of all wafers through the same machine(s) or process steps. No other product, lots, equipment maintenance, repair, or calibration shall interrupt continuous or sequential processing. Any deviation from this processing requires the written approval of the qualifying activity or a new wafer lot identifier will be assigned. - E.3.1.1 <u>Formation of inspection lots</u>. JAN, JANTX, and JANTXV devices shall be assembled into an identifiable inspection lot or collection of inspection sublots. JANS devices shall be assembled into an identifiable inspection lot. Each inspection lot shall be identified by a unique lot identification code (see 3.10.8). - E.3.1.1.1 <u>JAN, JANTX, and JANTXV inspection lot</u>. The total number of devices that the manufacturer submits at any one time for qualification or conformance inspection and which conforms to the following criteria shall constitute an inspection lot. - a. The maximum small inspection lot size shall be 2,500 devices. - b. The lot accumulation period shall not exceed 6 consecutive calendar weeks of device seal operations. The inspection lot is submitted to determine compliance with the requirements of the specification sheets. - c. Each inspection lot shall consist of devices of a single device type or consist of a collection of sublots of structurally identical device types contained on one or more specifications sheets (see E.3.1.1.1.1 and E.3.2). - d. Assembly lot identification shall be maintained from the time the lot is kitted. - e. The entire inspection lot shall be accumulated prior to initiating conformance inspection. Samples shall be randomly selected from the entire inspection lot. - E.3.1.1.1.1 <u>Inspection sublot</u>. An inspection sublot shall be a single device type (part number) contained on a single specification sheet manufactured on the same production line(s) through final seal and to the same device design with the same material requirements and within the same 6-week lot accumulation period. #### E.3.1.2 JANS lots. E.3.1.2.1 <u>Scanning electron microscope (SEM) inspection</u>. If any wafer lot is of a selected die design (such as overlay structure devices and devices with metallization path to bond pad crossing any junction covered by passivation or glassivation where the bonding pad is not on the same active area of the device), SEM inspection is required prior to acceptance of the wafer lot (generally this is applicable only on particular small signal bipolar transistors and MOSFETs). This inspection shall be performed in accordance with, test method 2077 of MIL-STD-750, for each of these lots. If a contracted laboratory is used for the actual SEM inspection, the manufacturer shall document and define the responsibilities of the manufacturer and contractor regarding steps within test method 2077 that may be performed by either party, such as: Sample selection and sample preparation. - E.3.1.2.2 <u>JANS inspection lots</u>. A JANS inspection lot shall consist of the total number of devices that the manufacturer submits at one time and which conforms to the following criteria: - a. Small lots shall not exceed 1,000 pieces. Sampling inspection for large or small lots shall be in accordance with table E-VIA, and E-VII. - b. All devices shall be of a single device type. - c. All devices shall be from a single wafer lot. - d. All devices shall be assembled on the same production line with the same technique from die attach through final seal, within 21 working days, not to exceed 31 calendar days. - E.3.2 <u>Structurally identical device types</u>. Structurally identical device types are devices manufactured on the same production line(s) within the same plant through final seal using the same fabrication processes within the same generic package outlines and construction materials and differ only electrically. The packages can vary in size but the overall construction shall use the same process. The number and size of wires, or size of pins, can vary to handle the power rating but the assembly process shall be identical with identical materials used. The processes used to attach pins to tubes, slugs to pins, wires to chips and pins, sealing technique, and die attach shall be identical. For glass diodes, surface mounts and axial leads may be grouped together. Examples of such structurally identical device types are as follows: - a. Rectifiers, signal diodes, or thyristors grouped into different voltage ratings. Standard recovery, fast recovery, and ultra fast recovery rectifiers are not typically considered structural identical. Rectifiers and diodes with identical design rules (same doping technique, passivation, and device structure) which differ only in die size and package size are considered structurally identical. Initially, group B and C shall be performed on each device construction. On subsequent lots, the die sizes/package styles, which receive group B and C inspection, shall be rotated on every lot thus assuring that all die sizes/package styles receive groups B and C inspection. - b. Transistor groupings. Transistors with the same die structures that vary only in die size and package size are considered structurally identical if the following criteria are met. - Die shall have the same generic design rules and vary only in size. Channel stop, voltage enhancement, and emitter ballasting techniques, epi-base, diffused base, expanded contacts, and metal interconnects over oxide steps shall be the same. The process sequence in the diffusion and photolithographic areas shall be the same. Transistors shall have similar peak frequency responses and V ratings that do not vary more than three to one (e.g., 3 MHz to 9 MHz, 60 VDC to 180 VDC). Darlington transistors cannot be grouped with standard transistors. - c. Power MOSFETs with the same voltage ratings. For qualification, power MOSFETs of the same voltage types with identical design rules (field termination and cell density) and which differ only in die size are considered structural identical. Group C conformance inspection for MOSFET's does not involve any die related tests, therefore, group C coverage is based only on case outline. Group C for non-RHA product shall not be used to cover RHA product and vice-versa, unless same design is used for both. - d. Zener diodes, reference diodes, and transient voltage suppressors; grouped into different zener voltage ratings with identical design rules (same passivation and device structure) which differ only in starting silicon, crystal orientation, epitaxial resistivity, or die size or package type shall be considered a family. For purposes of conformance inspection, structurally identical device groupings do not apply for Group B JANS device types but they may be used for qualification purposes. For qualification, for each JAN, JANTX, and JANTXV, group B shall be performed on the highest and lowest zener voltages in the structurally identical group. On subsequent lots, of JAN, JANTX, and JANTXV levels, the die sizes/package styles which receive group B inspection shall be representative of all the structurally identical family devices contained within the inspection lot, rotated on every lot assuring that all die/package styles receive group B inspection periodically. - E.3.3 <u>Disposal of samples</u>. Devices subjected to destructive tests or which fail any test shall not be shipped. Sample devices from lots which have passed CI and which have been subjected to mechanical or environmental tests specified in groups B and C inspection and not classified as destructive, may be shipped provided each of the devices subsequently passes group A, subgroup 2 inspection. - E.3.4 <u>Destructive tests</u>. Unless otherwise demonstrated, the following MIL-STD-750 tests are classified as destructive: | Method number | <u>Test</u> | |--------------------|-------------------------------------------------------------------| | 1017 | Neutron irradiation. | | 1018 | Internal gas analysis. | | 1019 | Steady-state total dose irradiation procedure. | | 1020 | Electrostatic discharge sensitivity (ESDS) classification. | | 1021 | Moisture resistance. | | 1036, 1037 | Intermittent operation life. | | 1041 | Salt atmosphere corrosion. | | 1042 (condition D) | Burn-in and life test for power MOSFETs or insulated gate bipolar | | | transistors (IGBT). | | 1046 | Salt spray (corrosion). | | 1056 | Thermal shock (liquid to liquid). | | 1057 | Resistance to glass cracking. | | 1080 | Single-event burn-out and single-event gate rupture | | 2017 | Die attach integrity. | | 2031 | Soldering heat. | | 2036 | Terminal strength. | | 2037 | Bond strength (destructive bond pull test). | | 2075 | Decap internal visual design verification. | | 2077 | Scanning electron microscope (SEM) inspection of metallization. | | 2101 | Destructive physical analysis (DPA) procedures for diodes. | | 2102 | Destructive physical analysis (DPA) procedures for transistors. | | 3478 | Power transistor electrical dose rate. | All other mechanical or environmental tests (other than those listed in E.3.5) shall be considered destructive initially, but may subsequently be considered nondestructive upon accumulation of sufficient evidence to indicate that the test is nondestructive. The accumulation of data from five repetitions of the specified test on the same sample of product, without significant evidence of cumulative degradation in any device in the sample, is considered sufficient evidence that the test is nondestructive for the device of that manufacturer. Any test specified as a 100-percent screen shall be considered nondestructive for the stress level and duration or number of cycles applied as a screen. # E.3.5 <u>Nondestructive tests</u>. Unless otherwise demonstrated, the following MIL-STD-750 tests are classified as nondestructive: | Method number | <u>Test</u> | |-------------------------------|------------------------------------------------------------------------------------------------------------------------| | 1001 | Barometric pressure (reduced). | | 1022 | Resistance to solvents. | | 1026, 1027 | Steady-state operation life. | | 1031, 1032 | High temperature life (non-operating). | | 1038, 1039, 1040 | Burn-in screen. | | 1042 (conditions A, B, and C) | Burn-in and life test for power MOSFETs or insulated gate bipolar transistors (IGBT). | | 1048 | Blocking life. | | 1051 (100 cycles or less) | Temperature cycling (air to air). | | 1071 | Hermetic seal. | | 1081 | Dielectric withstanding voltage | | 2006 | Constant acceleration. | | 2016 | Shock. | | 2026 | Solderability. (if the original lead finish is unchanged and if the | | 2020 | maximum allowable number of reworks is not exceeded). | | 2052 | Particle impact noise detection (PIND) test. | | 2056 | Vibration, variable frequency. | | 2066 | Physical dimensions. | | 2069, 2070, 2072, 2073, 2074 | Internal visual (pre-cap). | | 2071 | Visual and mechanical examination. | | 2076 | Radiographic. | | 2081 | Forward instability shock (FIST). | | 2082 | Backward instability, vibration (BIST). | | 3051, 3052, 3053, 3474 | Safe operating area (SOA) (condition A for test method 3053). | | 0001, 0002, 0000, 0474 | (with limited supply voltage) | | 3101 | Thermal impedance (response) testing of diodes. | | 3103 | Thermal impedance (response) testing of diodes. Thermal impedance measurements for insulated gate bipolar transistors | | 3103 | (IGBT) (delta gate-emitter on voltage method). | | 3104 | Thermal impedance measurements of GaAs MOSFET (constant current | | 3104 | forward-biased gate voltage method). | | 3131 | Thermal impedance measurements for bipolar transistors (delta base- | | 3131 | emitter voltage method). | | 3161 | Thermal impedance measurements for vertical power MOSFET's (delta | | 3101 | source-drain voltage method). | | 3181 | | | 4066 | Thermal resistance for thyristors. | | 4080 | Surge current. | | 4001 | Thermal resistance of lead mounted diodes (forward voltage, switching | | | method). | When the junction temperature exceeds the device maximum rated junction temperature for any operation or test (including electrical stress test), these tests shall be considered destructive except under transient surge or nonrepetitive fault conditions or approved accelerated screening when it may be desirable to allow the junction temperature to exceed the rated junction temperature. The feasibility shall be determined on a part by part basis and, in the case where it is allowed adequate sample testing, shall be performed to provide the proper reliability safeguards. #### E.3.6 Resubmitted lots. - E.3.6.1 Resubmitted lots of JAN, JANTXV, JANTXV, and JANS. Resubmitted lots shall be kept separate from new lots and shall be clearly identified. Any failed lot for group B, or group C may be resubmitted one time only, for the failed subgroup, at double the large lot sample size with zero additional failures; if it is determined by analysis of all the failed devices that the failure mechanism is due to a defect that can be effectively removed by rescreening the entire lot, and that rescreening has been performed. A failed lot which is rescreened (resubmittal to inadvertently missed process steps or tests is not considered a rescreen) may not be used to satisfy the periodic group C coverage. The lot may be resubmitted only to the failed subgroup to determine its' own acceptance. Failure analysis shall be performed on all failed lots. Lots which fail group B, bond strength, decap internal visual, and SEM (when applicable), shall not be resubmitted. For subgroups A-2, A-3, and A-4, see footnote 7 of table E-V). - E.3.6.2 <u>Resubmitted lots of RHA devices</u>. A JANTXV lot which fails group D tests may be resubmitted once, in accordance with footnote 4 or 7, as applicable, of table E-VIII. A JANS lot which fails group D, subgroups 1 or 3 tests, may be re submitted once, in accordance with footnote 3 of table E-VIII. JANS wafers which fail group D, subgroup 2 tests shall not be resubmitted. In lieu of resubmission, a lot or wafer which fails group D testing may be used as a non-RHA device or may be certified at a lower RHA level if the group D data indicates the lot or wafer meets the lower level requirements. - E.3.7 <u>Conditions and methods of test</u>. Conditions and methods of test shall be in accordance with MIL-STD-750. The general requirements of MIL-STD-750 apply as specified. A system for control and calibration of test equipment shall be established. ANSI/NCSL Z540-1 may be used as guidance for the calibration system. - E.3.7.1 <u>Alternative and equivalent test methods and requirements</u>. Other test methods (flows, criteria, conditions) or circuits may be substituted for those specified in MIL-STD-750 provided equivalency is demonstrated to, and approved by, the qualifying activity. Such a substitution will in no way relax the performance requirements of this specification. The schematic wiring diagram of the test equipment or test methods (including, as applicable, bias conditions, time, temperature, mounting conditions, etc.) shall be made available for review by the qualifying activity. The manufacturing site's performance history will be essential criteria for approval. Any design change (in accordance with table E-III) to a product, using an approved alternate test flow, requires approval by the qualifying activity. - E.3.7.1.1 <u>In-line conformance inspection</u>. Supplier specific (custom) in-line conformance inspection is permitted in lieu of group B conformance with the approval of the qualifying activity on continuous production lines. - E.3.7.2 Procedure in case of test equipment failure or human error. If it is determined through a detailed engineering evaluation that a failed device is the result of test equipment failure or human error, a replacement device from the same inspection lot may be added to the sample. The replacement device shall be subjected to all those tests to which the discarded device was subjected prior to its failure and to any remaining specified tests to which the discarded device was not subjected prior to its failure. Failures occurring as a result of operator error, prior to the start of testing, may be replaced by the manufacturer but shall be noted on the lot history. Any electrostatic discharge (ESD) failures shall be counted as rejects and not be attributed to equipment/operator error for qualification, conformance inspection, screening, group A, and end-point electrical tests of MIL-STD-750. Immediate corrective action is required whenever failures are attributed to test equipment failure or human error. In all cases, a detailed report shall be documented and submitted to the qualifying activity within 10 working days. Each occurrence shall be recorded on the applicable travelers. - E.3.7.2.1 Particle impact noise detector (PIND) test equipment failure or error. If it is determined through an engineering evaluation and traceable through the manufacturer's quality system, that PIND rejects are the result of equipment failure or human error, then all devices (passed and rejected) subsequent to the equipment failure or human error, may be restarted. The devices shall be restarted at the run in which it was determined the equipment failed or the human error occurred. - E.3.7.3 <u>Standard mixer diodes and holders</u>. The manufacturer of UHF and microwave mixer diodes shall establish and maintain standard mixer diodes and standard mixer holders for use in qualification and quality conformance testing of UHF and microwave mixer diodes. These standards shall be calibrated at least once in each successive 12-month period or prior to use if over 12 months, at a laboratory acceptable to the Government. - E.3.8 <u>JANS electrical test data</u>. Unless otherwise specified in the specification sheet, all electrical measurements performed on devices after screen 8 of table E-IV shall be recorded and traceable to the serial number. This includes all manufacturing imposed tests. - E.3.8.1 <u>Summary of parts fallout</u>. A summary of the JANS parts fallout during screening tests shall be prepared by the manufacturer in accordance with the requirements of the qualifying activity - E.3.9 <u>Preservation of lot identity</u>. During all screening, inspection, and marking operations, each lot and sublot shall be kept segregated, secure, and traceable. #### **E.4 VERIFICATION** E.4.1 Qualification inspection. Qualification inspection shall be performed at a facility approved by the qualifying activity and shall be conducted in accordance with the procedures described herein for groups A, B, C, D, and E inspection and by the qualifying activity. Qualification of a particular device type to a given quality level may be extended by the qualifying activity to any other quality level provided all the groups A, B, C, D, and E requirements of the other level have been met and provided that suitable approved screening facilities are available for the other tests and stress levels. In addition, the requirements of appendix H shall be met. Small lot sampling shall not be used for qualification inspection. Variables data is required for qualification. Manufacturers shall notify the qualifying activity when a qualification lot is removed from consideration as a qualification lot. The manufacturer shall notify the qualifying activity in writing within 35 days that the lot is being removed from consideration. Group D is required for each inspection lot of RHA types as specified in the specification sheet. Qualification for RHA shall be for a specific semiconductor die. An alternate qualification procedure for RHA devices for levels M, L, and D only, are available for devices with demonstrated RHA. These devices shall be submitted for qualification inspection and conformance inspection, if process or design changes affecting RHA are made. - E.4.2 <u>Inspection routine</u>. All samples subjected to groups B, C, D, and E shall have been chosen from a lot which has passed the requirements for group A except as modified in E.6.5. The following conditions apply: - a. The required sample plan for series of devices shall consist of group A inspection for the highest and the lowest voltage types or as the qualifying activity requires. - b. A sample from one sublot shall be tested for each group B subgroup. One device representing each process variation within the series to be qualified shall be submitted to the design verification examination. If devices within the series differ only by electrical selection, then only one type needs to be submitted to design verification. - c. A sample from one sublot shall be tested for each group C subgroup. At the option of the manufacturer, devices from group B, tables E-VIA and E-VIB, may be continued on in group C, subgroup 6, to achieve 1,000 hours or 6,000 cycles total, or separate samples may be used. - d. When group D (RHA) qualification extension is granted, the radiation facility shall be approved by the qualifying activity. A sample from a sublot of each device type shall be tested for each group D subgroup. - e. Devices which are constructed using braided leads may be processed through table E-IV screening and qualification high temperature testing prior to the addition of leads. Qualification testing requiring load current conduction will require that leads be attached. - E.4.2.1 Qualification to electrostatic discharge sensitivity (ESDS) classes. Initial qualification to an ESDS class or requalification after redesign shall consist of qualification to the appropriate quality and reliability level plus ESDS classification in accordance with test method 1020 of MIL-STD-750. In addition, when only a partial requalification to the appropriate quality and reliability level is required in accordance with appendix E, E.6.6, or in accordance with appendix E, table E-III testing guidelines for changes to a qualified product, ESD classification is required to be performed in accordance with test method 1020 of MIL-STD-750. All currently qualified devices specified in the current revision of 19500 QML database as ESD classes 1 or 3 shall be ESD tested by the respective manufacturers to determine correct device ESD classification (1A, 1B, 1C, 3A, or 3B) within 1 year after this revision has been dated. - a. Although little variation due to case outline is expected, if a device type is available in more than one package type or case outline, ESDS testing and classification shall be applied to at least that one package type shown by experience to be worst case for ESDS. ESDS classification test results shall be submitted to the qualifying activity for all specification sheets for listing. Specifications using structurally identical die designs may be classified with data from previously classified types. Any dissimilar designs within a specification sheet shall have ESDS classifications for each structurally identical grouping. - b. All power bi-polar transistors and rectifiers, except schottkys, are considered to be at least class 3A by design. Schottky case mounted rectifiers may be designated class 3A, upon successful completion of a 2 ampere reverse energy test. Other schottky rectifier package configurations may be designated class 3A, if they pass a reverse energy test which has been demonstrated to correlate with class 3A classification. - All zeners, (voltage reference and voltage regulators) and transient suppressors are considered non-sensitive by design. ESDS classification levels are defined as follows: | ESDS class<br>designator 1/ | Prior<br>designation<br><u>category</u> | Individual<br>part<br><u>marking</u> | Package<br><u>marking</u> | Electrostatic<br><u>voltage</u> | |-----------------------------|-----------------------------------------|--------------------------------------|---------------------------|---------------------------------| | 0 | | Δ0 | $\Delta 0$ | <250 V | | 1A | | $\Delta A$ | $\Delta A$ | 250 - 499V | | 1B | | $\Delta B$ | ΔΒ | 500 - 999 V | | 1C | | $\DeltaC$ | $\DeltaC$ | 1,000 - 1,999 V | | 2 | В | $\Delta\Delta$ | $\Delta\Delta$ | 2,000 - 3,999 V | | 3A | | ΔΔΔΑ | ΔΔΔΑ | 4,000 V - 7,999 V | | 3B | | ΔΔΔΒ | ΔΔΔΒ | 8,000 V - 15,999 | | Non-sensitive | | | | > 15,999 V | - E.4.2.1.1 <u>ESDS</u>. ESDS classification testing shall be done in accordance with test method 1020 of MIL-STD-750 and the applicable specification sheet (see 3.10.3.1). Devices shall be handled in accordance with the manufacturer's in-house control documentation. Devices that are classified non-sensitive are not required to be handled as ESD sensitive, and manufacturer's in-house control documentation plan is not required. Handling shall begin at lead clip or wire bond (e.g., for packages which do not have a lead shorting bar or do not have leads shorted together). Guidance for device handling is available in the JESD-625 document. - E.4.2.2 <u>Qualification by extension</u>. Qualification of a structurally identical device, a series of devices from the same or different specification sheets, or qualification of a new package for a previously qualified die may be extended from a previously fully qualified device provided the following information and data are supplied to the qualifying activity: - a. Previously qualified device type, specification sheet number, and qualification reference number. When qualifying by extension, thermal impedance data shall be submitted for all specification sheets, in addition to the specification sheet the qualification testing was performed on. - b. Design and construction information on devices covered under different specification sheets. - Samples of structurally identical devices with certification that these samples are structurally identical to the previously qualified device. ESD class designator 1 has been replaced with designators 0, 1A, 1B, and 1C; and ESD class designator 3 has been replaced by 3A and 3B ESD class designators as of 30 May 2006. Devices not yet ESD re-classified may continue to be marked as class 1, 2, or 3 until testing determines the appropriate class. The manufacturer may test and mark the tested level obtained under the column titled "Individual Park Marking". After 30 May 2006 (for newly qualified products) the 1A, 1B, 1C, 2, 3A, and 3B designators shall be used and all currently qualified devices specified in the current revision of 19500 QML as ESD classes 1 or 3 shall be ESD tested by the respective manufacturers to determine correct device ESD classification within 1 year after this revision has been dated. Prior designation category devices previously classified by test as category B may be marked as class 2 (ΔΔ). - d. Group A variables data on a sample plan of each structurally identical device type except for series of devices which shall be the sample plan of the highest and the lowest voltage types, or as the qualifying activity requires, or as specified in specification sheets covering groups of devices. Test samples of selected devices in a group or portion of a group shall be from the same inspection lot. - e. Results and variables data for each structurally identical device on all groups B and C electrical tests not specified in group A, including tests at temperature extremes. - f. All results and variables data on groups B and C tests as follows: - (1) Data on any tests not required by the qualified device. - (2) Data that is the result of tests performed at stress levels greater than those required for the qualified device. - (3) Data for any tests requiring more exacting limits than those found for the qualified device. - g. Items E.4.2.2.d through E.4.2.2.f shall not be required if the qualifying activity can be assured that the previously fully qualified device at least meets all of the conditions and requirements for the proposed structurally identical device type, except for device type marking. Qualification by extension does not necessarily imply conformance inspection coverage to all device types covered by the qualification by extension approval. - E.4.3 <u>End-points</u>. End-point electrical measurements shall be measured and recorded as applicable (e.g., if delta's are required) starting and after completion of all specified tests in the subgroups of groups B, C, D and E. Pre-test electrical failures shall be replaced by acceptable devices. An engineering evaluation shall be performed and corrective action taken when necessary on all screened devices which fail pre-test. Resubmission of the lot to the failed parameter shall be initiated whenever operator error or mishandling is not found to be the cause for failure. - E.4.4 <u>Selection of samples</u>. All samples shall be randomly selected from the qualification inspection lot. Sample selection for group D testing shall be in accordance with table E-VIII and shall be from each wafer or from each inspection lot, as appropriate. - E.4.5 <u>Identification of samples</u>. The manufacturer's management representative may, at their option, mark or authorize the marking of each sample to be subjected to qualification testing in order to distinguish these devices from those not intended for qualification inspection. - E.4.6 Qualification inspection lot release. The inspection lot from which the qualification samples are selected may be offered for delivery under contract after qualification approval has been granted provided screening and conformance inspection requirements are satisfied. #### E.5 SCREENING - E.5.1 <u>Screening</u>. All JANS, JANTXV, and JANTX semiconductor devices (100-percent) shall have been subjected to, and passed, all the applicable screening tests (as specified in table E-IV) in the sequence shown and the applicable percent defective allowed (PDA) for the type of semiconductor and quality level (device class) specified. Devices which fail any test criteria in the screening flow shall be identified and controlled until removal from the lot. At the option of the manufacturer, the rejects may continue processing to allow the manufacturer to maintain traceability. The lot records shall identify the point of failure and the actual percent defective (PD) (as applicable). Any rejected devices shall be removed from the lot prior to shipment. Manufacturers shall have a procedure to address screening failures. Screening failures should be evaluated as necessary to determine root cause of failure to provide a means for continuous improvement. Except for JANS, the conditioning and screening tests performed as standard production tests need not be repeated when these are predesignated and acceptable to the qualifying activity as being equal to or more severe than specified herein provided the relative process conditioning sequence is maintained. All tests, preconditioning and screening operations, which were performed on the devices submitted for qualification inspections specified herein shall be performed on all devices subsequently submitted for conformance inspection (see E.6). - E.5.2 <u>Percent defective allowable (PDA)</u>. Selected electrical parameters shall be designated in the specification sheet for screen 11 and 13, of table E-IV which shall be used for the PDA calculation. These parameters may also be compared to determine whether the change during burn-in (delta) is indicative of a lot stability problem. All burn-in pre-conditioning failures, either high temperature reverse bias (HTRB) or power burn-in, shall be counted towards the applicable PD unless the pre-conditioning is part of the manufacturer's qualified flow. A lot which fails PDA shall be subjected to an engineering evaluation. - E.5.2.1 <u>JANTX and JANTXV PDA</u>. The PDA for each inspection lot (or screening lot if the alternate flow is used) shall be 10 percent (for each burn-in) on all failures for the specified electrical parameters in screens 11 and 13a of table E-IV. Delta limits shall be defined in the specification sheets. For delta limits, the delta parameter values measured after burn-in (100-percent screening test) shall be compared with delta parameter values measured prior to that burn-in. Unless otherwise specified, inspection lots which exceed the 10 percent PDA may be resubmitted one time only to the burn-in operation failed. The PDA shall be 3 percent on the resubmitted inspection lot to each failed burn-in. If the combined burn-in PD's for the first submission exceeds 20 percent, or either of the resubmitted burn-in exceed the 3 percent PDA, the entire lot shall be unacceptable for any quality level. - E.5.2.2 JANS PDA. The PDA for each inspection lot shall be 5 percent (for each burn-in) on all failures for specified electrical parameters in screens 11 and 13a of table E-IV. Delta limits shall be defined in the specification sheets. For PDA delta limits, the delta parameter values measured after burn-in (100-percent screening test) shall be compared with delta parameter values measured prior to that burn-in. Unless otherwise specified, inspection lots which exceed the 5 percent PDA may be resubmitted one time only to the burn-in operation failed. The PDA shall be 3 percent on the resubmitted inspection lot to each failed burn-in. If the combined burn-in PD for the first submission exceeds 10 percent, or either of the resubmitted burn-in exceed the 3 percent PDA, the entire inspection lot shall be unacceptable for any quality level. A lot which fails the PDA shall be subjected to an engineering evaluation. - E.5.3 <u>JANTX and JANTXV product</u>. The procedure for testing and screening for JANTXV and JANTX devices shall be in accordance with tables E-IV, E-V, E-VIB, E-VII, figure E-1, and as specified in the applicable specification sheet. - E.5.3.1 <u>Alternate procedure for screening of JANTX and JANTXV types</u>. JAN types may be processed and marked as JANTX and JANTXV types by the original part manufacturer on their own qualified product provided the following procedures are satisfied: - a. All devices to be proposed for JANTXV processing (except clear glass JANTXV diodes which shall be subjected to internal visual inspection before painting or marking) shall have been subjected to and passed JANTXV internal visual 100-percent screening prior to seal. - b. Groups A, B, and C inspection shall have met the JANTX and JANTXV level requirements in accordance with tables E-V, E-VIB, E-VII, figure E-2, and the applicable specification sheet. - c. Screening shall be conducted in accordance with table IV, figure E-2, and the applicable specification sheet. All units failing these tests shall be removed from the lot and the quantity removed shall be noted in the lot history. - d. A sample of the screened devices shall be submitted to and pass the requirements of table E-V, subgroups 1 and 2 inspection (see table E-V and table E-VIA, subgroup 1) (see table E-VIB, subgroup 1) subsequent to the 100-percent screening (of the lot or separate portions thereof) as specified in E.5.3.1.c and as shown on figure E-2. - E.5.3.2 <u>Bin and cell pre and post burn-in electrical measurements</u>. Alternate methods to variables recording may be used to determine delta end-point requirements of JANTX and JANTXV burn-in provided the qualifying activity has granted written approval. When alternate methods to variables recording are used to determine delta end-point requirements, devices shall be separated into groups, each of which shall have maximum and minimum limits on the variable parameter(s). The difference in parameter limits for any group shall not exceed the delta requirements for the variable parameter(s). - E.5.3.3 Alternate procedures for qualification and conformance inspection where JAN is not covered by the specification sheet. When the JAN quality level is not included in the specification sheet, or at the option of the manufacturer, the alternate flow (see figure E-2) may be used for qualification and conformance inspection. The lot used shall be marked in accordance with 3.10.1, except the "JAN" designating symbol shall be replaced by "JANQ". Unless they are submitted to the flow that the lot was submitted to, these samples shall not be shipped. - E.5.3.4 <u>Lead forming for JANTX and JANTXV</u>. When lead forming is specified, it shall be followed by n = 116, c = 0 fine and gross seal tests, group A, subgroup 2, and external visual examination, n = 45, c = 0. - E.5.4 <u>JANS product</u>. The procedure for testing and screening of JANS devices shall be in accordance with tables E-IV, E-V, E-VIA, E-VII, figure E-3, figure E-4, and the applicable specification sheet. - E.5.4.1 <u>PIND test for JANS devices</u>. The inspection lot (or sublots) shall be submitted to 100-percent PIND testing a maximum of five times in accordance with test method 2052 of MIL-STD-750, test condition A. PIND prescreening shall not be performed. The lot may be accepted on any of the five runs if the percentage of defective devices is less than one percent (zero failures allowed for lots of less than 50 devices). All defective devices shall be removed after each run. Lots, which do not meet the one percent PDA on the fifth run, or exceed 25 PD cumulative, shall be rejected and resubmission is not allowed. These parts shall not be shipped as any other quality level. When calculating numbers of allowed failures using percentages, fractional values shall be increased to the next whole integer (see figure E-4). - E.5.4.2 <u>Lead forming for JANS</u>. When lead forming is performed on JANS devices, it shall be followed by screen 7 of table E-IV, group A, subgroup 2, and external visual examination on 100-percent of the lot. - E.5.4.3 <u>Burn-in socket verification for JANS</u>. The electrical continuity between each device and the socket shall be verified prior to initiating burn-in (see MIL-STD-750 for details). - E.5.5 <u>Failure evaluation for JANS</u> Failures that occur during JANS screening shall be evaluated to determine if failure mode is the result of a latent (time dependent) defect, workmanship, or design weakness. This information shall be retained and presented to the qualifying activity, when requested, for review and determination if a failure trend is developing that needs corrective action. The manufacturer's procedure(s) shall define when a formal failure analysis is required to be performed. # NOTES: - All products to be proposed for JANTXV processing shall have been subjected to and passed JANTXV internal visual 100-percent screening at this step (except for clear glass JANTXV diodes which shall be subjected to internal visual inspection prior to painting and marking). - 2. Order of the tests shall be performed as specified in table E-IV. - 3. Group D inspection may be performed at any point prior to lot formation. FIGURE E-1. Order of procedure diagram for JAN, JANTX, and JANTXV device types. #### NOTES: - 1. All product proposed for JANTXV processing shall have been subjected to and passed JANTXV internal visual 100-percent screening in accordance with table E-IV herein at this step (except for clear glass JANTXV diodes which shall be subjected to internal visual prior to body paint or mark). - 2. If a JAN inspection lot is not processed in parallel with the material designated for JANTX and JANTXV, all groups A, B, C, and D testing shall be performed on a JANTX or JANTXV inspection lot as shown on figure E-1. - 3. The order of all screening tests shall be performed as specified in table E-IV. - 4. Method 2026 of MIL-STD-750, omit steam ageing, sample size is 15 leads c = 0. This modified B1 testing cannot be used as a solderability inspection date. - 5. Method 1022 of MIL-STD-750, sample size is 15 devices c = 0. - 6. If the inspection lot is composed of a collection of sublots, each sublot shall pass full group A inspection as specified. FIGURE E-2. Alternate order of procedure diagram for JAN, JANTX, and JANTXV device types. NOTE: Group D testing may be performed at any point following the production process (see E.6.5). FIGURE E-3. Order of procedure diagram for JANS. FIGURE E-4. JANS PIND flowchart. #### **E.6 CONFORMANCE INSPECTION** E.6.1 Conformance inspection. Conformance Inspection shall be conducted in accordance with the requirements of groups A, B, and C for the specified quality level as well as group D to the applicable RHA level. If a lot is withdrawn in a state of failing to meet conformance requirements and is not resubmitted, it shall be considered a failed lot and reported as such. Each lot shall be subjected to groups A and B inspection. Successful completion of group C conformance for a given quality level shall satisfy the group C requirements for all quality levels and devices represented by the structurally identical group. The grouping of structurally identical devices (see E.3.2) shall be as agreed between the manufacturer and the qualifying activity. JANS devices shall not be used to represent the other quality levels. If a manufacturer elects to eliminate all or any conformance inspection steps substituting either a process monitor or statistical process control (SPC) procedures (when approved by the preparing activity and qualifying activity), the manufacturer is only relieved of the responsibility of performing the conformance inspection (see 4.4). The manufacturer still bears full liability for any failure that may result if these tests are performed at a later time. A manufacturers reliability program may be used in lieu of all or any conformance inspection when equivalent to or compliant with C.8.3. | Maximum percent defective or lambda, accept number (c) (r = c + 1) | 50<br>Minimum | 30<br>sample s | 20<br>sizes (for de | 15<br>evice-hour | | l | 5<br>e test, mu | 3<br>ultiply by | 2<br>1,000). | |--------------------------------------------------------------------|---------------|----------------|---------------------|------------------|----|----|-----------------|-----------------|--------------| | 0 | 5 | 8 | 11 | 15 | 22 | 32 | 45 | 76 | 116 | | 1 | 8 | 13 | 18 | 25 | 38 | 55 | 77 | 129 | 195 | TABLE E-I. Sample plans. - E.6.1.1 <u>Nonconformance</u>. Lots which fail subgroup requirements of groups A, B, C, or D may be resubmitted in accordance with the provisions of E.3.6. However, if the lot is not resubmitted or fails resubmission, the lot shall not be shipped and the JAN marking shall be obliterated or removed within 30 days. For additional guidance on group D failures see E.6.5. Manufacturers shall notify the qualifying activity when a conformance inspection lot is removed from consideration as a JAN branded inspection lot. All catastrophic failures (opens, shorts) shall be evaluated. The manufacturer's procedure(s) shall define when a formal failure analysis is required to be performed. - E.6.2 <u>Group A inspection</u>. Group A inspection shall be performed on each inspection lot and shall consist of visual and mechanical inspection and electrical tests as specified in table E-V and the specification sheet. Group A inspection may be performed in any order. If an inspection lot is made up of a collection of sublots, each sublot shall pass group A inspection as specified. Unless the entire inspection lot has seen the same screening, devices which have received PIND (one pass condition A) may not be considered as candidates for this inspection. This does not apply to devices PIND tested as a process monitor. - E.6.3 <u>Group B inspection</u>. Group B inspection shall be performed on each inspection lot except for the specification sheets that specify the flow in table E-VIC. Group B shall be in accordance with table E-VIA, E-VIB, or E-VIC as applicable, and the specification sheet. Testing of one device type sublot in any subgroup or step shall be considered as complying with the requirements for that subgroup or step for all types in the lot. Different device types may be used for each subgroup except for JANS. All inspections, except for life tests, shall be applied only to completed and fully marked devices from lots which have been subjected to and passed the group A, subgroup 1, 2, and 3 requirements. When the final lead finish is solder, or any plating prone to oxidation at high temperature, the samples for life tests (table E-VIB, subgroups 3 and 6, and table E-VIA, subgroups 4 and 5) may be pulled prior to the application of final lead finish. The test samples may be cleaned prior to the electrical end-point testing. An evaluation shall be performed on all failures to determine if the failure mode is the result of a latent (time dependent) defect, workmanship, or design weakness. Appropriate corrective action shall be performed as a result of the evaluation. All tests within a subgroup shall be performed in the order specified except table E-VIA, subgroup 2, and table E-VIB, subgroup 1. - E.6.3.1 <u>Lots shipped prior to group B completion</u>. No lots shall be shipped prior to completion of group B without the approval of the qualifying activity. This provision is only to be requested for emergency procurement situations and it is expected that the user will provide a justification. - E.6.4 <u>Group C inspection</u>. Group C inspection shall be in accordance with table E-VII and shall include those tests specified which are performed periodically at 1-year intervals on at least one device type from each structurally identical device grouping (from the same or different specification sheet) in which the manufacturer has qualified device types. This inspection shall be applied only to completed and fully marked devices from lots which have been subjected to and passed the group A, subgroup 1, 2, and 3 requirements. When the final lead finish is solder, the life test subgroup may be pulled prior to the application of final lead finish. All tests within a subgroup shall be performed in the order specified. The test samples may be cleaned prior to the electrical end-point testing. An evaluation shall be performed on all failures to determine if the failure mode is the result of a latent (time dependent) defect, workmanship, or design weakness. Appropriate corrective action shall be performed as a result of the evaluation. Lots with an unscreenable failure mode shall be rejected. Unless all devices intended for manufacturing during that period will receive, as a minimum, the same screening, devices which have received PIND screening in accordance with E.5.4.1 may not be used to qualify the next group C inspection periods. A device type which fails a group C subgroup(s). Other device types from the same qualified group represented by the failed device type may be accepted provided group C inspection requirements have been satisfied for those device types. Samples from subsequent lots of the device types in the structurally identical device grouping which failed group C resubmittal inspection, or are withdrawn in a failing state, shall then be subjected to all the tests in the subgroup in which the failure occurred, on a lot-by-lot basis until three successive lots pass the failed subgroup. The testing may then return to periodic testing. - E.6.4.1 Group C sample selection. Samples for subgroups in group C shall be chosen at random from the first lot submitted for conformance inspection during the specified group C inspection interval. Testing of one device type for each subgroup shall be considered as complying with the requirements for that subgroup for all structurally identical types (see E.3.2). A different device type(s) shall be tested at each successive inspection interval until all structurally identical device types qualified on the same or different specification sheet(s), from the same qualified line, have been tested, except power MOSFETs grouped by the same voltage as described in E.3.2. When none of the inspection lots passing group A of the first lot submitted contain the device type which is due to be tested, the samples for inspection shall be chosen from those types in the inspection lots being tested which have not been used for the longest time for group C inspection. The date code of the lot establishes (begins) the 1-year group C interval. Groups A and B shall also be completed on the group C inspection lot date code prior to the coverage being valid. Small lot samples may not be used to satisfy group C requirements for inspection lots of structurally identical devices. Small lot samples may only be used to satisfy group C for the inspection lot being sampled. - E.6.4.2 <u>Lots shipped prior to group C completion</u>. No lots shall be shipped prior to completion of group C without the approval of the qualifying activity. This provision is only to be requested for emergency procurement situations and it is expected that the user will provide a justification. - E.6.5 <u>Group D inspection</u>. Group D inspection shall be performed in accordance with table E-VIII and the requirements of the specification sheet. Group D may be completed any time in the lot history (i.e., prior to lot formation, or before screening). Group D sample devices shall be assembled in it's qualified package or in any qualified package that the manufacturer has data to correlate the performance to the designated package and as a minimum, pass group A, subgroup 2 prior to irradiation. A sample which fails group D may be resubmitted once, in accordance with E.3.6.3. In lieu of resubmission, a lot or wafer which fails group D testing may be used as a non-RHA devices or may be certified at a lower RHA level if the group D data indicates the lot or wafer meets the lower level requirements. - E.6.6 <u>Group E inspection</u>. Group E is a workmanship, ruggedness, and critical interface verification inspection. Group E testing, when specified on the specification sheet is required for initial qualification, re-qualification, and when group E requirements are changed. Whenever group E is re-performed due to changes in requirements (including sample size and bias condition modifications), only the affected subgroups need to be performed except ESD classification shall be performed (see E.4.2.1). The results of group E testing shall be submitted to the qualifying activity (by all manufacturers prior to shipment of product, as applicable). Product redesigns may be subjected to group E testing as required by the qualifying activity. - E.6.6.1 <u>Group E testing requirements</u>. Group E shall be performed in accordance with table E-IX and the specification sheet. All tests within a subgroup shall be performed in the order specified. An evaluation shall be performed on all failures to determine if the failure mode is the result of a latent (time dependent) defect, workmanship, or design weakness. Appropriate corrective action shall be performed and approved by the qualifying activity. - E.6.6.2 <u>Alternate group E testing procedures</u>. Manufacturers may use internal design verification or ongoing reliability assessment programs in lieu of group E, subgroups 1 and 2 only, provided this testing is equivalent to or more stressful than group E and is performed using the same design and construction on file at the qualifying activity. This alternate testing shall be approved by the preparing activity and the qualifying activity. - E.6.7 <u>Groups B, C, D, and E end-points</u>. Post-test end-points specified in the specification sheet shall be measured for each device of the sample after completion of all specified tests in the subgroups. Pre-test electrical failures shall be replaced by acceptable devices. An engineering evaluation shall be performed and corrective action taken if necessary on all screened devices, which fail pre-test. Resubmission of the lot to the failed parameter shall be initiated whenever operator error or mishandling is not found to be the cause for failure. Except as specified or otherwise required, all life test (such as operation, storage, blocking) end-point measurements shall be performed within 96 hours after sample units have been subjected to and removed from required tests. All other end-point test measurements shall be made within 168 hours, or as specified. Additional measurements may be made at the discretion of the manufacturer. If end-point measurements can not be performed within the specified time, refer to the applicable MIL-STD-750 test method for the procedure to follow. TABLE E-II. RHA levels and requirements. 1/2/ | Radiation level | | | | | | | |--------------------|------------------------------------------------|-------------------------------------------------------|--|--|--|--| | RHA<br>designation | Total ionizing<br>dose<br>(RAD(Si)) <u>3</u> / | Neutron<br>fluence<br>(N/Cm <sup>2</sup> ) <u>4</u> / | | | | | | M | 3 x 10 <sup>3</sup> | | | | | | | D | 1 x 10 <sup>4</sup> | | | | | | | Р | 3 x 10 <sup>4</sup> | | | | | | | L | 5 x 10 <sup>4</sup> | | | | | | | R | 1 x 10 <sup>5</sup> | | | | | | | F | 3 x 10 <sup>5</sup> | | | | | | | G | 5 x 10 <sup>5</sup> | | | | | | | Н | 1 x 10 <sup>6</sup> | | | | | | <sup>1/</sup> See E.6.5. 2/ The highest level may be qualified without qualifying any lower level. 3/ Test in accordance with test method 1019 of MIL-STD-750. 4/ Test in accordance with test method 1017 of MIL-STD-750. Unless otherwise specified in the specification sheet, the minimum neutron fluence shall be $2 \times 10^{12} \text{ N/cm}^2$ . TABLE E-III. Testing guidelines for changes to a qualified product. 1/2/3/4/5/6/7/8/ | Changes (see D.3.4.2) | JAN/TX/TXV Product Subgroups required to be performed and data submitted to DLA Land and Maritime | JANS Product Subgroups required to be performed and data submitted to DLA Land and Maritime | Samples to be submitted to qualifying activity in accordance with tables and subgroups herein | |-----------------------------------------------------------------|---------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------| | | | | | | Die properties | | | | | a. Construction technique (alloy, planar, mesa) | Group A, C6 | Groups A, B, C, D, E | C6, 2 samples | | b. Substrate, epitaxial properties | Group A, C6 | Group A, C6 | C6, 2 samples | | c. Diffusion profile (alloy, ion implant, diffusion) | Group A, C6 | Group A, B5, D2, D8 | C6, 2 samples | | d. Surface deposition - passivation | Group A, TM 1039 of MIL-<br>STD-750, cond A, C6 | Group A, B5 | C6, 2 samples | | e. Surface deposition – front metal | Group A, B2, and C6 | Group A, B2, and C6 | C6, 2 samples | | f. Surface deposition – back metal | Group A, B2, and C6 | Group A, B2, C5, C6 | C6, 2 samples | | g. Surface deposition – glassivation over metal | Group A, TM1039 of MIL-<br>STD-750, cond A, C6 | Group A, B5, D2 | C6, 2 samples | | h. Surface deposition – Die protective coating | Group A, TM1039 cond A, C6 | Group A, B3, C6, | C6, 2 samples | | i. Geometry - die size | Group A, C6, E4 | Group A,B,C,D,E | C6, 2 samples | | j. Geometry - die thickness | Group A, C6 | Group A, C6, E4 | C6, 2 samples | | k. Fab location move | Groups A, B, C | Notify qualifying activity | One each B and C | | Package properties | | | | | a. Package material / dimension change (base, lid, plug, glass) | Groups B1, B2, B3, C1, C7 | Group B1, B2, B3,<br>Group C1-C7 and E4 | | | b. Die attach method / material | Groups C3, C6, E1 | Groups B3, C3, C6, E4 | C6, 2 samples | | c. Bond wire material / diameter / process | Groups B2, B3, C3 | Groups B3, C3, C6 | B3, 2 samples | | d. Sealing technique / environment | Groups B2, B3, C3, C7 | Groups B3, C3, C7 | B3, 2 samples | | e. Assembly location move | Notify qualifying activity | Notify qualifying activity | As required | <sup>1/</sup> Acceptable supporting data may be submitted to reduce or eliminate required testing. <sup>2/</sup> When variable data is required for applicable groups A and C testing, data histograms providing acceptable parameter data summaries may be submitted in place of variables. <sup>3/</sup> If changes involve more than one device type from the same certified line, contact the qualifying activity to determine appropriate selection of device type(s) to be selected for testing. <sup>4/</sup> The qualifying activity may add or reduce testing if warranted by specification sheet requirements or unique design or process circumstances after notification of the manufacturer. <sup>5/</sup> All groups and subgroups referenced herein apply to JANTX and JANTXV only. Test requirements for sample submittals for design changes to JANS level qualified product are to be determined by the qualifying activity. <sup>6/</sup> Additional testing and evaluation in accordance with group E to establish confidence in the proposed change shall be performed as required by the qualifying activity (see-E.6.6). <sup>7/</sup> New die design requires full qualification. <sup>8/</sup> For small die flow use group B, step 1 in lieu of C6 requirement. TABLE E-IV. Screening requirements | Screen | MIL-STD-750,<br>method | Condition | JANS requirements | JANTXV requirements | JANTX requirements | |--------------------------------------------------------------------------------------------------------------|-----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|---------------------|---------------------| | 1a. Die visual for glass diodes | 2073 | Condition B, die form prior to assembly | 100-percent | Not applicable | Not applicable | | 1b. Internal visual (pre-cap) inspection For diodes For power FETs For microwave transistors For transistors | 2074 <u>1</u> /<br>2069<br>2070<br>2072 | | 100-percent | 100-percent | Not applicable | | High temperature life Nonoperating life (stabilization bake) | 1032 | TSTG ≤ maximum rated storage temperature t = as specified | Optional | Optional | Optional | | 3a. Temperature cycling | 1051 | 20 cycles. No dwell time is required at +25°C. Test condition C or maximum storage temperature, whichever is less. | 100-percent | 100-percent | 100-percent | | 3b. Surge (as specified) <u>2</u> / | 4066 | Condition A or B, as specified | 100-percent | 100-percent | 100-percent | | 3c. Thermal impedance (as specified) 2/ | | As specified | 100-percent | 100-percent | 100-percent | | Transistors, Power FETs Bipolar Diodes IGBT GaAs FET | 3161<br>3131<br>3101<br>3103<br>3104 | | | | | | 4. Constant acceleration. Not required for stud devices and metallugically bonded diodes. | 2006 | Y <sub>1</sub> direction at 20,000 G minimum, except at 10,000 G minimum for devices with power rating of ≥10 watts at T <sub>C</sub> = +25°C. The 1 minute hold time requirement shall not apply. | 100-percent | Optional <u>3</u> / | Optional <u>3</u> / | | 5. PIND <u>4</u> / | 2052 | Condition A | 100-percent<br>See E.5.4.1 | Not applicable | Not applicable | TABLE E-IV. <u>Screening requirements</u> - Continued. | | | | 1 | | | |---------------------------------------------------------------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|----------------------------------------------------|-------------------------------------------| | Screen | MIL-STD-750,<br>method | Condition | JANS requirements | JANTXV requirements | JANTX requirements | | 6. Instability shock test (axial lead diodes only) <u>5</u> / | 0004 | | | Not applicable | Not applicable | | | 2081<br>2082 | | 100-percent<br>100-percent | | | | 7. Hermetic seal <u>6</u> / | 1071 | | | Optional<br>Optional | Optional<br>Optional | | 8. Serialization | | See 3.10.9. | 100-percent | Not applicable | Not applicable | | Interim electrical parameters | | As specified | 100-percent<br>(read and<br>record) | For case<br>mounted<br>rectifiers as<br>specified. | For case mounted rectifiers as specified. | | 10. High temperature reverse bias (HTRB) a. For transistors | 1039 | Test condition A.<br>80 percent (minimum)<br>of rated VCB (bipolar), | 100-percent | 100-percent | 100-percent | | b. For power FETs | 1042 | VGS(FET) or VDS(FET), as applicable. Test condition B. 80 percent (minimum) of rated VGS | 100-percent | 100-percent | 100-percent | | c. For diodes and rectifiers | | Test condition A. Diodes (not required for LEDs, zeners, and case mounted rectifiers) 80 percent minimum of rated V <sub>R</sub> or V <sub>RWM</sub> when dc conditions are specified. 95 - 100 percent of V <sub>RWM</sub> , when half sine condition is specified. | 100-percent<br><u>9</u> / | 100-percent | 100-percent | TABLE E-IV. <u>Screening requirements</u> - Continued. | Screen | MIL-STD-750, | Condition | JANS | JANTXV | JANTX | |----------------------------------------------------------------|--------------|--------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | method | | requirements | requirements | requirements | | 11. Interim electrical and delta parameter for PDA (see E.5.2) | | is performed leakage<br>current shall be | parameters. Measure leakage current within 16 hours after removal of applied voltage in HTRB. Record those parameters which have a delta limit.) (See screen 13 of table E- | 24 hours after removal of applied voltage in HTRB. Record those Parameters which have a delta limit.) (See screen | 100-percent (Measure all specified parameters. Measure leakage current within 24 hours after removal of applied voltage in HTRB. Record those Parameters which have a delta limit.) (See screen 13 of table E-IV.) | | 12. Burn-in a. For bipolar transistors | 1039 | As specified.<br>Test condition B. | 100-percent<br>240 hours<br>(minimum) | 100-percent<br>160 hours<br>(minimum) | 100-percent<br>160 hours<br>(minimum) | | b. For power FETs | 1042 | Test condition A. | 240 hours<br>(minimum) | 160 hours<br>(minimum) <u>10</u> / | 160 hours<br>(minimum) <u>10</u> / | | c. For diodes, zeners, and rectifiers | 1038 | Test condition B. | 240 hours<br>(minimum) | 96 hours<br>(minimum) | 96 hours<br>(minimum) | | For case mount rectifiers | | Condition A (HTRB),<br>JANTX and JANTXV<br>only. | Not<br>applicable | 48 hours<br>(minimum) | 48 hours<br>(minimum) | | d. For thyristors 11/ | 1040 | Condition B, for JANS | (minimum) | Not applicable<br>96 hours<br>(minimum) | Not applicable<br>96 hours<br>(minimum) | | e. For bipolar small die transistors | 1039 | Condition B | 240 hours<br>(minimum) | 160 hours<br>(minimum) | 160 hours<br>(minimum) | | f. For bipolar power transistors | 1039 | Condition B | 240 hours<br>(minimum) | 160 hours<br>(minimum) | 160 hours<br>(minimum) | TABLE E-IV. <u>Screening requirements</u> - Continued. | Screen | MIL-STD-750,<br>method | Condition | JANS<br>requirements | JANTXV requirements | JANTX requirements | |-----------------------------------------------------------------------------|------------------------|--------------------------------------------------------------------|---------------------------------------------------|----------------------------------------------------------|---------------------------------------------------------------------------------------------------------------| | 13. Final electrical test (see E.5.2 For PDA) 12/ a. Interim electrical and | | As specified. | 100-percent | 100-percent | 100-percent | | delta parameters for PDA | | | subgroup 2,<br>interim<br>electrical and<br>delta | subgroup 2. Read and record interim electrical and delta | Group A,<br>subgroup 2.<br>Read and record<br>interim electrical<br>and delta<br>parameters (see<br>E.5.3.2). | | b. Other electrical parameters 13/ | | | Group A,<br>subgroup 3 | Not applicable | Not applicable | | 14. Hermetic seal <u>6</u> /<br>a. Fine | 1071 | Omit for double plug<br>diodes. | 100-percent | 100-percent | 100-percent | | b. Gross <u>7</u> / <u>8</u> / | | | | | | | 15. Radiography | 2076 | | 100-percent<br>14/ <u>15</u> / | Not applicable | Not applicable | | 16. External visual examination | | To be performed after complete marking and prior to lot acceptance | 100-percent | Not applicable | Not applicable | | 17. Case Isolation 16/ | 1081 | To be performed on all case isolated packages. | 100-percent | 100-percent | 100-percent | #### TABLE E-IV. Screening requirements - Continued. - Visual inspection (test method 2074 of MIL-STD-750) on clear glass diodes shall be performed any time prior to marking. - Shall be performed any time before completion of screen 13. Surge shall precede thermal impedance. Surge and thermal impedance are applicable only when specified in the screening table of the specification sheet. - 3/ Constant acceleration shall be performed on gold ball bond devices and gold wire for germanium. - 4/ PIND is not applicable to any device with external and internal pressure contacts (die to electrical contacts), optical coupled isolators, and double plug diodes. PIND screening may be performed any time after screen 4 when imposed by contract or order (see E.5.4.1). - Omit BIST and FIST tests for double plug or case-mounted diodes. Omit FIST test for temperature compensated referenced diodes. - 6/ Non-transparent glass encased double plug, noncavity axial lead diodes only may use test method 2068 of MIL-STD-750 in lieu of test method 1071 of MIL-STD-750. - Glass diodes shall not be painted until after seal tests. For clear glass diodes, utilize condition E for gross leak seal test. Conditions C and D are obsolete and are prohibited for MIL-PRF-19500 product. - 8/ When condition E, or method 2068 of MIL-STD-750, is the required gross leak seal test, then it may be performed anytime after temperature cycle (screen 3a). - $\underline{9}/$ For JANS only, zener diodes shall be subjected to high temperature reverse bias at 80 85 percent of nominal VZ for VZ > 10 V. Omit test for devices with VZ $\leq$ 10 V. For JANS case mounted rectifiers condition A is required. - $\underline{10}$ / Optional accelerated HTRB for power FETs in accordance with test method 1042 of MIL-STD-750, condition A, shall be 48 hours minimum at $T_A = +175$ °C minimum. Initial use of this option is contingent upon subsequent completion of a one time 1,000 hour qualification in accordance with test method 1042 condition A, at $T_A = +175$ °C minimum, and as specified on group E of the individual specification sheet; to be submitted with the initial qualification report. Alternate flow options shall not be used to qualify this accelerated HTRB option. - 11/ For JANTX and JANTXV levels, full wave-blocking test shall replace power burn-in for all thyristors. - 12/ Tests previously performed 100-percent (surge, thermal impedance) need not be repeated in screen 13. For JANS, read and record thermal impedance shall be performed in screen 13 or anytime after serialization. - 13/ Ninety-six hours post burn-in measurement time not applicable. - 14/ The radiographic screen for JANS may be performed in any sequence after screen 8. The radiographic screen is not applicable for copper tungsten package construction where the tungsten or copper interferes with the radiographic view of the die, including, but not limited to: die, die mounting areas, die attach region, lid seals. - 15/ Conformance inspection may be initiated immediately prior to screen 15. - 16/ May be performed anytime after assembly. TABLE E-V. Group A inspection. | Subgroups | MIL-STD-750,<br>method | JANS sample<br>plan <u>1</u> / | JAN, JANTX,<br>JANTXV sample<br>plan <u>1</u> / | |--------------------------------------------------------------------------------------------------------------------|------------------------|--------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------| | Subgroup 1 (all devices except small die flow) Visual and mechanical inspection (test method 2071 of MIL-STD-750) | 2071 | 15 devices<br>c = 0 | 116 devices, c = 0<br>(JANTXV)<br>45 devices, c = 0<br>(JAN, JANTX) | | Subgroup 1 (for small die flow only 2/3/) Visual and mechanical examination 4/ | 2071 | | 116 devices, c = 0<br>(JANTXV) | | Solderability 4/ | 2026 | | 45 devices, c = 0<br>(JAN, JANTX)<br>15 leads, c = 0 | | Resistance to solvents 4/5/ Temperature cycling (air to air) 4/ | 1022 | | 15 devices, c = 0 Test condition C, or maximum storage temperature, whichever is less, 25 cycles. 22 devices, c = 0 | | Electrical measurements (group A, subgroup 2) | | | | | Hermetic seal <u>6</u> /<br>Fine leak<br>Gross leak | 1071 | | 22 devices, c = 0 | | Bond strength <u>4</u> / | 2037 | | Precondition $T_A = +250^{\circ}C \text{ at } t = 24 \text{ hrs or}$ $T_A = +300^{\circ}C \text{ at } t = 2 \text{ hrs}$ $11 \text{ wires, } c = 0$ | | Decap internal visual (design verification) | 2075 | | 4 devices, c = 0 | TABLE E-V. Group A inspection – Continued. | Subgroups | MIL-STD-750,<br>method | JANS sample<br>plan <u>1</u> / | JAN, JANTX,<br>JANTXV sample<br>plan <u>1</u> / | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|-----------------------------------------------|-------------------------------------------------| | Subgroup 2 DC (static) test at +25°C ±3 degrees C | | 116 devices<br>c = 0<br><u>7</u> / <u>9</u> / | 116 devices <u>7/</u><br>c = 0 | | Subgroup 3 DC (static) tests at high (-0C, +10C) and low (+0C, -10C) specified temperatures. | | | 116 devices <u>7</u> / <u>8</u> /<br>c = 0 | | Subgroup 4 Dynamic tests at +25°C ±3 degrees C | | | 116 devices <u>7</u> / <u>8</u> /<br>c = 0 | | Subgroup 5 Safe operating area test (for transistors only): a. DC b. Clamped inductive (only when applicable) c. Unclamped inductive (only when applicable) End-point electrical measurements | | 45 devices<br>c = 0<br>10/ | 45 devices<br>c = 0 | | Subgroup 6 Surge current (for diodes/rectifiers only) End-point electrical measurements | | | 22 devices<br>c = 0 | | Subgroup 7 Selected static and dynamic tests | | | 22 devices<br>c = 0 | #### TABLE E-V. Group A inspection – Continued. - 1/ The specific parameters to be included for tests in each subgroup shall be as specified in the applicable specification sheet. Where no parameters have been specified in a particular subgroup or test within a subgroup, no group A testing is required for that subgroup or test to satisfy group A requirements. A single sample may be used for all subgroup testing. These tests are considered nondestructive and devices may be shipped. - 2/ For resubmission of failed table E-V, subgroup 1, double the sample size of the failed test or sequence of tests. A failure in table E-V, subgroup 1 shall not require retest of the entire subgroup. Only the failed test shall be rerun upon submission. - 3/ Not required for JANS devices. - 4/ Separate samples may be used. - 5/ Not required for laser marked devices. - 6/ This hermetic seal test is an end-point to temperature cycling in addition to electrical measurements. - If a device in the sample fails one or more test(s) in the subgroup(s) being sampled, each device in the (sub)lot represented by the sample shall be screened for the test(s) for which the sample failed. For table E-V, subgroup 3 and 4, an alternate test method to remove the failure mode may be used after an engineering evaluation is performed. After the alternate test, a second sample (first resubmittal) using double the large lot sample size shall be tested to the original failed parameter. If the second sample fails, the lot shall be screened to the original failed parameter and a third sample (second resubmittal) using double the large lot sample size shall be tested to the original failed parameter with zero failures or the lot shall be rejected. - 8/ For small lot sampling plan, n = 45. - 9/ All devices required by the specified sample plan shall be subjected to subgroups 2, 3, and 4 combined. - <u>10</u>/ All devices required by the specified sample plan shall be randomly selected from the devices subjected to subgroups 2, 3, and 4, and shall be subjected to subgroups 5, 6, and 7 combined. TABLE E-VIA. Group B inspections for JANS devices. | Inspections | MIL-STD-750,<br>method | MIL-STD-750,<br>condition | Qualification and large<br>lot conformance<br>inspection sample plan | Small lot conformance inspection | |------------------------------------------------|------------------------|-------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|----------------------------------| | Subgroup 1 1/ | | | | | | Physical dimensions | 2066 | Dimensions in accordance with case outline specified in specification sheets. | 22 devices, c = 0 | 8 devices<br>c = 0 | | Subgroup 2 1/ | | Separate samples may be used for each test. | | | | Solderability | 2026 | The sample plan applies to the number of leads inspected. A minimum of three devices shall be tested. | 15 leads, c = 0 | 6 leads<br>c = 0 | | Resistance to solvents | 1022 | Not required if marking is etched into the device. | 15 devices, c = 0 | 6 devices<br>c = 0 | | Subgroup 3 | | | | | | Thermal shock<br>(liquid-to-liquid) | 1056 | 25 cycles, condition B (glass diodes only). | 22 devices, c = 0 | 6 devices<br>c = 0 | | Temperature cycling (air-to-air) | 1051 | Test condition C, or maximum storage temperature, whichever is less. (100 cycles). | | | | Surge | 4066 | As specified. | | | | Hermetic seal 2/ | 1071 | | | | | a. Fine | | Not required for double plug diodes. | | | | b. Gross | | | | | | Electrical measurements | | Group A, subgroup 2. | | | | Decap-internal visual (design verification) 3/ | 2075 | Visual criteria in accordance with qualified design and internal visual precap criteria. | 6 devices, c = 0 | 6 devices<br>c = 0 | TABLE E-VIA. <u>Group B inspections for JANS devices</u> - Continued. | | ı | | 1 | 1 | |-----------------------------------------------------------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------| | Inspections | MIL-STD-750,<br>method | MIL-STD-750,<br>condition | Qualification and large<br>lot conformance<br>inspection sample plan | Small lot conformance inspection | | Subgroup 3 -<br>Continued | | | | | | Bond strength<br>(wire or clip bonded<br>devices only) | 2037 | Condition D. | 22 wires or 11 devices,<br>c = 0, (whichever<br>requires the smaller<br>number of devices.) | 12 wires or<br>6 devices<br>c=0<br>(whichever<br>requires the<br>smaller<br>number of<br>devices.) | | SEM for applicable designs) 4/ | 2077 | | | actions, | | Die shear (excluding axial leaded devices) | 2017 | | The same number of devices used for bond strength will also be used for die shear (minimum of six die). | | | Subgroup 4 | | | | | | Intermittent operation life | 1037 or<br>1042 | 2,000 cycles,<br>Condition D. | 22 devices, c = 0 | 12 devices<br>c = 0 | | Hermetic seal <u>2/</u><br>a. Fine | 1071 | Not required for double plug diodes. | | | | b. Gross Electrical measurements | | Group A, subgroup 2 and as specified. | | | | Bond strength<br>(wire or clip bonded<br>devices only) 5/ | 2037 | Condition D. The sample shall include a minimum of three devices and shall include all wire sizes. | 11 wires, c = 0 | 11 wires,<br>c = 0 | | Subgroup 5 Accelerated steady- state operation life | 1027 | Bias conditions as specified. | 22 devices, c = 0 | 12 devices<br>c = 0 | | | | T <sub>J</sub> = +275°C minimum (for 96 hours minimum) orT <sub>J</sub> = +225°C minimum (for 216 hours minimum) or T <sub>J</sub> = rated °C minimum (for 1,000 hours minimum). | | | | Electrical measurements | | Group A, subgroup 2 and 3. 6/ | | | TABLE E-VIA. $\underline{\text{Group B inspections for JANS devices}}$ - Continued. | Inspections | MIL-STD-750,<br>method | MIL-STD-750,<br>condition | Qualification and large<br>lot conformance<br>inspection sample plan | Small lot conformance inspection | |----------------------------------------------------------------------------------------|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|----------------------------------| | Subgroup 5 -<br>Continued | | | | | | Schottky diodes, Case mount rectifiers | 1038 | T <sub>J</sub> = rated T <sub>J</sub> maximum<br>(for 1,000 hours minimum). | | | | Electrical<br>measurements | | Group A, subgroup 2 and 3. 6/ | | | | Accelerated steady-<br>state gate stress<br>power MOSFETS | 1042 | Condition B,<br>VGS = rated, $T_A = +175$ °C,<br>$t = 24$ hours or $T_A = 150$ °C,<br>t = 48 hours. | | | | Electrical measurements | | Group A, subgroup 2 and 3. | | | | Accelerated steady-<br>state reverse bias<br>power MOSFETS Electrical<br>measurements | 1042 | Condition A,<br>VDS = rated, TA = +175°C,<br>t = 120 hours or TA = 150°C,<br>t = 240 hours and as<br>specified.<br>Group A, subgroup 2 and 3.<br>6/ | | | | Bond strength all<br>Au-Al interconnects | 2037 | As specified. Bond strength samples shall have passed accelerated steady-state operation life. | 20 wires, c = 0 | 20 wires<br>c = 0 | | Subgroup 6 7/ | | | | | | Thermal resistance | | As specified. | 22 devices, c = 0 | 8 devices | | Diodes | 3101 or 4081 | Thermal resistance may be performed on a group C frequency whenever 100 | | c = 0 | | Transistors (bipolar) Transistors (POWER FETs) | 3131<br>3161 | percent thermal impedance is performed, except for power and case mounted devices. | | | | Thyristors<br>IGBT<br>GaAs FET | 3181<br>3103<br>3104 | | | | #### TABLE E-VIA. Group B inspections for JANS devices - Continued. | Inspections | MIL-STD-750,<br>method | MIL-STD-750,<br>condition | Qualification and large<br>lot conformance<br>inspection sample plan | Small lot conformance inspection | |----------------------------------------------------|------------------------|---------------------------------------------------|----------------------------------------------------------------------|----------------------------------| | Subgroup 7 8/ High-temperature life (nonoperating) | 1032 | 340 hours minimum, T<br>STG(max) = <sup>T</sup> A | 32 devices, c = 0 | 12 devices<br>c = 0 | | Electrical measurements | | Group A, subgroup 2 | | | - Electrical reject devices, from the same inspection lot, may be used for all subgroups, when electrical end-point measurements are not required. Other non-catastrophic rejected devices (i.e., PIND, X-ray) may be utilized for all subgroups. For subgroups with end-point measurements, the devices shall be screened to table E-IV through screen 13. - Non-transparent glass encased double plug noncavity axial lead diodes only may use test method 2068 in lieu of 1071 of MIL-STD-750. - 3/ Verification of metallurgical bond as defined in appendix A in its entirety shall be documented. (Photos are required with a scale or magnification identifier). - 4/ This test may be performed at any time prior to lot formation. - 5/ If sample is continued to satisfy the C6 requirement then bond strength may be performed after C6. - 6/ Ninety-six hours post burn-in measurement time not applicable for A3. - 7/ Thermal resistance may be performed on a group C frequency whenever 100-percent thermal impedance is performed, except for power and case mounted devices. - 8/ Not required for power MOSFETs. # TABLE E-VIB. Group B inspections for JAN, JANTX, and JANTXV devices. | Inspections 1/ | | MIL-STD-750 | Sample | Small lot | |-----------------------------------------------------|--------------|------------------------------------------------------------------------------------------------------|---------------------|------------------------| | | Method | Condition | plan | conformance inspection | | Subgroup 1 2/ | | Separate samples may be used for each test | | | | Solderability | 2026 | The sample plan applies to the number of leads inspected. A minimum of 3 devices shall be tested. | 15 leads<br>c = 0 | 4 leads<br>c = 0 | | Resistance to solvents | 1022 | Not required if marking is etched into the device. | 15 devices<br>c = 0 | 3 devices<br>c = 0 | | Subgroup 2 | | | 22 devices<br>c = 0 | 6 devices<br>c = 0 | | Thermal shock<br>(liquid-to-liquid) | 1056 | 10 cycles, condition B, (glass diodes only). | | | | Temperature cycling (air-to-air) | 1051 | Test condition C, or maximum storage temperature, whichever is less. (45 cycles including screening) | | | | Surge | 4066 | As specified. | | | | Hermetic seal 3/ | 1071 | | | | | a. Fine leak | | Not required for double plug diode. | | | | b. Gross leak | | | | | | Electrical measurements 4/ | | Group A, subgroup 2 | | | | Subgroup 3 5/ | | | 45 devices | 12 devices | | Steady-state operation life 6/ | 1027 | Bias conditions as specified, 328 hours (minimum) | c = 0 | c = 0 | | Electrical measurements | | Group A, subgroup 2 | | | | or<br>Intermittent operation life <u>7</u> / | 1037<br>1042 | 2,000 cycles (minimum)<br>Condition D, 2,000 cycles (minimum) | | | | Hermetic seal <u>9/</u> a. Fine | 1071 | | | | | b. Gross | | | | | | Electrical measurements | | Group A, subgroup 2 | | | | Bond strength (wire or clip<br>bonded devices only) | 2037 | Condition D. The sample shall include a minimum of three devices and shall include all wire sizes. | 11 wires<br>c = 0 | 11 wires<br>c = 0 | TABLE E-VIB. Group B inspections for JAN, JANTX, and JANTXV devices – Continued. | Inspections 1/ | | MIL-STD-750 | Sample<br>plan | Small lot conformance | |---------------------------------------|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-----------------------| | | Method | Condition | Pian | inspection | | Subgroup 4 Decap internal visual | 2075 | Visual criteria in accordance with | 1 device<br>c = 0 | 1 device<br>c = 0 | | (design verification) | | qualified design. | | | | Subgroup 5 | | | 15 devices<br>c = 0 | 6 devices<br>c = 0 | | Thermal resistance | | As specified. Thermal resistance maybe performed on group C frequency whenever 100-percent thermal impedance is performed except for power and case mounted devices. | 0-0 | 0 - 0 | | Diodes | 4081 | | | | | Transistors (bipolar) Transistors | 3131<br>3161 | | | | | (power FETs) Thyristors IGBT GaAs FET | 3181<br>3103<br>3104 | | | | | Subgroup 6 8/ | | | 32 devices<br>c = 0 | 12 devices<br>c = 0 | | High-temperature life (non-operating) | 1032 | 340 hours minimum, TSTG(max) = TA | | | | Electrical measurements | | Group A, subgroup 2 | | | - 1/ An engineering evaluation shall be performed if there is a device failure. Corrective action shall be taken as necessary. - 2/ Electrical reject devices from the same inspection lot, may be used for all subgroups when electrical end-point measurements are not required. Other non-catastrophic rejected devices (i.e., PIND, X-ray) may be utilized for all subgroups. For subgroups with end-point measurements, the devices shall be screened to table E-IV through screen 13. - 3/ Non-transparent glass encased double plug non-cavity axial lead diodes only may use test method 2068 in lieu of 1071 of MIL-STD-750. This test may be performed after electrical measurements. - 4/ Unless otherwise specified, omit delta parameters limits for low current gain (hfe) and leakage measurements included in end-point measurements. - 5/ If a given inspection lot undergoing group B inspection has been selected to satisfy group C inspection requirements, the 340-hour or 2,000 cycle life tests may be continued on test to 1,000 hours or 6,000 cycles, as applicable, in order to satisfy the group C life test requirements; and bond pull may be performed after group C life test. End-point measurements shall be performed or either group B, subgroup 3 (340 hours or 2,000 cycles, as applicable) to satisfy group B lot acceptance or group C, subgroup 6 (1,000 hours or 6,000 cycles, as applicable) to satisfy group B and C lot acceptance. Bond strength may be performed after C6. - 6/ T<sub>J</sub> = 150°C (min) or rated T<sub>J</sub>, whichever is less (except schottky and power mosfets) for operation life. - 7/ Intermittent operation life shall be performed on all case mounted devices. - 8/ Not required for power MOSFETs. - 9/ Not required for glass diodes. TABLE E-VIC. Group B inspections (small die flow only) for JAN, JANTX, and JANTXV devices. | Inspections 1/2/ | MIL-STD-750 | | Sample | |---------------------------------------|-------------|------------------------------------------------------|------------------| | | Method | Condition | plan | | Step 1 Steady-state operation life 3/ | 1026 | Test condition B, 1,000 hours minimum | n = 45,<br>c = 0 | | Electrical measurements | | 4/ <u>5</u> /<br>Group A, subgroup 2 | | | or intermittent operation life | 1037 | Intermittent life 6,000 cycles | | | Hermetic seal <u>6/</u> a. Fine | 1071 | | | | b. Gross | | | | | Electrical measurements | | Group A, subgroup 2 | | | Step 2 HTRB | 1048 | Test condition A, 48 hours minimum. | n = 45,<br>c = 0 | | Electrical measurements | | Group A, subgroup 2 | | | Step 3 High-temperature life (non- | 1032 | $t = 340 \text{ hours}, T_A = +200^{\circ}\text{C}.$ | n = 22,<br>c = 0 | | operating), Electrical measurements | | Group A, subgroup 2 | | - 1/ For JAN, JANTX, and JANTXV samples shall be selected randomly from a minimum of three wafers (or from each wafer in the lot) from each wafer lot. For JANS, samples shall be selected from each inspection lot. - Small die shall be device types identified by the manufacturer based on the manufacturer's internal process capabilities and the expected business model for the product. Classification of devices as small die shall be approved by the procuring activity. Once a device type is approved a small die, it shall be processed in accordance with the conformance inspection small die flow identified herein and shall not be changed without qualifying activity approval. - 3/ Test method 1026 of MIL-STD-750 is required for eutectic die attach and test method 1037 of MIL-STD-750 is required for solder die attach. - 4/ T<sub>J</sub> = 150 degrees C (min) or rated T<sub>J</sub>, whichever is less (except Schottky and power MOSFETs) for operation life. - 5/ The sample size may be increased and the test time decreased so long as the devices are stressed for a total of 45,000 device hours minimum, and the actual time of test is at least 340 hours. - 6/ Not required for glass diodes. TABLE E-VII. Group C periodic inspections (all quality levels) . | Inspections | MIL-STD-750 | | Sample | Small lot | | |------------------------------------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|------------------------|--| | | Method | Condition | plan | conformance inspection | | | Subgroup 1 | | | 15 devices<br>c = 0 | 6 devices<br>c = 0 | | | Physical dimensions 1/ (not required for JANS) | 2066 | Dimensions in accordance with case outline specified in specification sheets. | | | | | Subgroup 2 | | | 22 devices<br>c = 0 | 6 devices<br>c = 0 | | | Thermal shock<br>(liquid to liquid) | 1056 | 25 cycles, condition B. | 0 - 0 | 0 - 0 | | | Temperature cycling (air-to-air) | 1051 | Test condition C, or maximum storage temperature, whichever is less. (45 cycles including screening). | | | | | Terminal strength | 2036 | As specified. | | | | | Hermetic seal <u>2/</u><br>a. Fine leak | 1071 | Not required for double plug diodes. | | | | | b. Gross leak | | | | | | | Moisture resistance | 1021 | Omit initial conditioning. | | | | | Electrical measurements | | Group A, subgroup 2. | | | | | Subgroup 3 | | Not required for disc packages or metallurgically bonded double plug devices or stud packaged devices. | 22 devices<br>c = 0 | 6 devices<br>c = 0 | | | Shock | 2016 | Nonoperating, 1,500 G's, 0.5 ms, 5 blows in each orientation, X1, Y1, and Z1 (Y1 only for axial glass diodes.) | | | | | Vibration, variable frequency | 2056 | | | | | | Constant acceleration 3/ | 2006 | 1 minute minimum in each orientation. X1, Y1, and Z1 at 20,000 G's minimum, except at 10,000 G's minimum for devices with power rating of $\geq$ 10 watts. $T_C = +25^{\circ}C$ . | | | | | Electrical measurements | | Group A, subgroup 2. | | | | TABLE E-VII. Group C periodic inspections (all quality levels) – Continued. | | | MIL-STD-750 | | Small lot | | |-----------------------------------------------------|----------------------|-----------------------------------------------------------------------------|---------------------|------------------------|--| | Inspections | Method | Method Condition | | conformance inspection | | | Subgroup 4 | | | 15 devices<br>c = 0 | 6 devices<br>c = 0 | | | Salt atmosphere (corrosion) 1/ | 1041 | | 0 - 0 | 0 = 0 | | | Subgroup 5 | | | 15 devices<br>c = 0 | 6 devices<br>c = 0 | | | Thermal resistance 4/ | | As specified. | | | | | Diodes | 4081 | | | | | | Transistors (bipolar) Transistors (power FETs) | 3131<br>3161 | | | | | | Thyristors IGBT GaAs FET | 3181<br>3103<br>3104 | | | | | | <u>Subgroup 6</u> <u>5</u> / <u>6</u> / | | Not required for disc packages. | 22 devices<br>c = 0 | 12 devices<br>c = 0 | | | Steady-state operation life Electrical measurements | 1026 | 1,000 hours minimum, bias conditions as specified. 7/8/Group A, subgroup 2. | 0-0 | 0 = 0 | | | or<br>Intermittent operation life | 1037<br>1042 | 6,000 cycles minimum. Condition D, 6,000 cycles minimum. | | | | | Hermetic seal <u>2/</u><br>a. Fine | 1071 | Not required for double plug diodes. | | | | | b. Gross Electrical measurements or | | Group A, subgroup 2. | | | | | Blocking life <u>8</u> / | 1048 | | | | | | Electrical measurements | | Group A, subgroup 2. | | | | | Subgroup 7 | | | 3 devices | 3 devices | | | Internal gas analysis | 1018 | To be performed on each structurally identical package family. | c = 0<br><u>9</u> / | c = 0<br><u>9</u> | | ### TABLE E-VII. Group C periodic inspections (all quality levels) – Continued. - 1/ Electrical reject devices, from the same inspection lot, may be used for all subgroups when electrical end-point measurements are not required. Other non-catastrophic rejected devices (i.e., PIND, X-ray) may be utilized for all subgroups. For subgroups with end-point measurements, the devices shall be screened to table E-IV through screen 13. - Non-transparent glass encased double plug noncavity axial lead diodes only may use test method 2068 of MIL-STD-750, in lieu of 1071. This test may be performed after electrical measurements. - 3/ Not applicable to any devices with external and internal pressure contacts (die to electrical contacts), optical coupled isolators, and double plug diodes. - 4/ Not required when performed in group B. - 5/ If a given inspection lot undergoing group B inspection has been selected to satisfy group C inspection requirements, the 328 hour or 2,000 cycles life tests may be continued on test to 1,000 hours or 6,000 cycles, as applicable, in order to satisfy the group C life test requirements. End-point measurements shall be performed on either table E-VIA, group B, subgroup 4, or table E-VIB group B, subgroup 3 (340 hours or 2,000 cycles, as applicable) to satisfy group B (table E-VIA or table E-VIB) lot acceptance or group C, subgroup 6 (1,000 hours or 6,000 cycles, as applicable) to satisfy group B and C lot acceptance. - 6/ Intermittent operation life shall be performed on all case mounted devices. - 7/ T<sub>J</sub> = 150°C (min) or rated T<sub>J</sub> whichever is less (except schottky and power mosfets) for operation life. - 8/ The sample size may be increased and the test time decreased so long as the devices are stressed for a total of 22,000 device hours minimum, and the actual time of test is at least 340 hours. - 9/ Internal gas analysis shall be performed on hermetic devices. An engineering evaluation shall be performed if there is a device failure to determine the moisture source (e.g. sealing environment, non hermetic device). The entire lot shall be rescreened in accordance with screen 14 herein (and resubmitted at 6/0.) Corrective action shall be taken as necessary. TABLE E-VIII. Group D inspection (RHA inspections). $\underline{1}/$ | Test | | MIL-STD-750 | JAN | IS | JANT | XV | |--------------------------------------------|--------|-----------------------------------------------------|---------------------------------|----------------|--------------------------------|------------| | | Method | Condition | Quantity/<br>(accept<br>number) | Notes | Quantity<br>(accept<br>number) | Notes | | Subgroup 1 2/ | | | | | | | | Neutron irradiation | 1017 | +25°C | | | | | | Qualification and conformance inspection | | | 11(0) | <u>3</u> / | (a) 11(0) | <u>4</u> / | | End-point electrical parameters | | As specified in accordance with specification sheet | | | | | | Subgroup 2 5/ | | | | | | | | Steady-state total dose irradiation | 1019 | +25°C | | | | | | Qualification and conformance inspection | | | 4(0)<br>2(0)<br>1(0) | 6/<br>8/<br>9/ | 11(0) | <u>7</u> / | | End-point electrical parameters | | As specified in accordance with specification sheet | | | | | | Subgroup 3 10/ | | | | | | | | Power transistor electrical dose rate test | 3478 | +25°C | 11(0) | <u>3</u> / | 11(0) | <u>4</u> / | | End-point electrical parameters | | As specified in accordance with specification sheet | | | | | ### TABLE E-VIII. Group D inspection (RHA inspections) – Continued. 1/ - 1/ Parts used for one subgroup test may not be used for other subgroups but may be used for higher levels in the same subgroup. Unless testing is performed within the time limits of the test method, total exposure shall not be considered cumulative. Group D tests may be performed prior to device screening (see E.6.5). - 2/ Unless by design, waive neutron tests for MOS devices, bipolar elements are an integral part of the device function. - 3/ In accordance with wafer lot. If one part fails, seven additional parts may be added to the test sample with no additional failures allowed, 18 devices, c = 1. - 4/ In accordance with inspection lot. If one part fails, seven additional parts may be added to the test sample with no additional failures allowed. 18 devices. c = 1. - 5/ JANTXV devices shall be inspected using either the JANTXV quantity/accept number criteria as specified, or by using the JANS criteria on each wafer. - 6/ For device types with greater than or equal to 4,000 die per wafer, selected from a random locations on the wafers. - In accordance with inspection lot. If one part fails, 16 additional parts may be added to the test sample with no additional failures allowed, 27 devices, c = 1. For devices which require more than one bias, the sample size shall be 11(0) for each bias. - 8/ For device types with greater than 500 and less than 4,000 die per wafer, selected from random locations on each wafer. - 9/ For device types with less than or equal to 500 die per wafer, selected from random locations on each wafer. - 10/ Upset testing during qualification on first conformance inspection shall be conducted when specified in contract or order when specified, the same devices may be tested in more than one subgroup. TABLE E-IX. Group E inspections (all quality levels). | Inspections | MIL-STD-750 | | Sample | |-----------------------------------------------------------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------| | | Method | Condition | plan | | Subgroup 1 | | | 45 devices, | | Thermal shock or<br>Temperature cycling | 1056<br>1051 | 100 cycles or as specified. 500 cycles minimum or as specified. Test condition C or max storage temp, which ever is less. | c = 0 or as specified. | | Hermetic seal<br>a. Fine leak<br>b. Gross leak | 1071 | As applicable. | | | Electrical measurements | | Group A, subgroup 2. | | | Subgroup 2 Intermittent operating life Electrical measurements | 1037 | As specified. Group A, subgroup 2. | 45 devices,<br>c = 0 or as<br>specified. | | or Life test Electrical measurements | 1042 | Condition A, B, C, or D. Group A, subgroup 2. | | | Steady-state operating life<br>Electrical measurements<br>or | 1026 | As specified. Group A, subgroup 2. | | | Blocking life<br>Electrical measurements | 1048 | As specified. Group A, subgroup 2. | | | Subgroup 3<br>Not applicable | | | | | Subgroup 4 | | | | | Thermal impedance curves (as applicable) | N/A | Each supplier shall submit a thermal impedance $(Z_{\theta JX})$ histogram of the entire qualification lot. The histogram data shall be taken prior to the removal of devices that are atypical for thermal impedance. Thermal impedance curves (from $Z_{\theta JX}$ test pulse time to $R_{\theta JX}$ minimum steady-state time) of the best device in the qual lot and the worst device in the qual lot (that meets the supplier proposed screening limit), or from the thermal grouping, shall be submitted. The optimal test conditions and proposed initial thermal impedance screening limit shall be provided in the qualification report. Data indicating how the optimal test conditions were derived for $Z_{\theta JX}$ shall also be submitted. The proposed specification maximum thermal impedance curve shall be submitted. The qualifying activity may approve a different $Z_{\theta JX}$ limit not to exceed the specification's thermal curve for conformance inspection end-point measurements as applicable. The supplier shall support (with applicable data) their $Z_{\theta JX}$ end-point limit proposal when it exceeds the screening $Z_{\theta JX}$ limit. A delta (read and record) $Z_{\theta JX}$ shall be determined by the manufacturer and approved by the qualifying activity for all case mounted devices for conformance inspection (intermittent life test and temperature cycling) end-point measurements. Any exceptions shall be justified to, and approved by, the qualifying activity. Equivalent data, procedures, or SPC plans may be used for part, or all, of the above requirements. | | TABLE E-IX. Group E inspections (all quality levels) - Continued. | Inspections | MIL-STD-750 | | Sample<br>plan | |-----------------------------------------------------------------------------------------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------| | | Method | Condition | | | Subgroup 4 - continued | | The approved thermal impedance conditions and limit for $Z_{\theta JX}$ shall be used by the supplier in screening, and group A subgroup 2. The approved thermal resistance conditions for $R_{\theta JX}$ shall be used by the supplier for conformance inspection. For product families with similar thermal characteristics based on the same physical and thermal die, package, and construction combination (thermal grouping), the supplier may use the same thermal impedance curves. | | | Subgroup 5 | | | 3 devices,<br>c = 0 or as | | Barometric pressure (reduced)<br>(required only on all devices<br>with rated voltage > 200 V) | 1001 | As specified. | specified. | | Subgroup 6 | | | 11 | | ESD | 1020 | As required by E.4.2.1. | devices,<br>c = 0 or as<br>specified. | | Subgroup 7 | | | 3 devices,<br>c = 0 or as<br>specified. | | Resistance to soldering heat 1/ | 2031 | See test method 2031 of MIL-STD-750 and H.6 for package family and test conditions. | oposition. | | Visual inspection | | 2/ | | | Hermetic seal<br>a. Fine leak<br>b. Gross leak | 1071 | As applicable. | | | Electrical measurements | | Group A, subgroup 2. | | | Subgroup 8 | | | 45 | | Reverse stability (for bipolar transistors only) | 1033 | When specified. Condition A for devices > 400 V. Condition B for devices < 400 V. | devices,<br>c = 0 or as<br>specified. | | Subgroup 9 | | | 45<br>devices, | | Resistance to glass cracking (glass diodes only) | 1057 | Condition B. Step stress to destruction by increasing cycles or up to a maximum of 25 cycles. The results shall be available upon request. | c = 0 or as specified. | <sup>1/</sup> As an option, the manufacturer may submit data (alternate testing) to the qualifying activity for approval in lieu of performing specific soldering heat test conditions. <sup>2/</sup> After subjection to the test, failure of one or more specified end-point measurements or examinations, evidence of defects or damage to the case, leads, or seals shall be considered a failure. Damage to the marking caused by fixturing or handling during tests shall not be cause for device rejection. TABLE E-X. Minimum data requirements for JANS devices.1/ #### JANS data requirements - 1. Wafer lot inspection results (see D.3.9.4.2). - 2. SEM Inspection results and photographs (when applicable, see E.3.1.2.1). - 3. Screening data: - Travelers [Including quantities and dates. Test times (when applicable). Assembly travelers for screening steps that occur in assembly]. - b. All recorded electrical data (see E.3.8). - c. Summary of parts fallout (see E.3.8.1). - d. Radiograph data (when required and if requested). - 4. Conformance inspection Data [Groups A, B, C. Group D (when applicable)]: - a. Travelers [Including quantities and dates. Test times (when applicable)]. - b. All specified electrical data. <sup>1/</sup> These data requirements do not require the manufacturer to provide the required data unless specified in the order. The customer may specify additional data requirements in their order. This page intentionally left blank. MIL-PRF-19500M, appendix F, dated 22 October 1999, is hereby canceled without replacement. This page intentionally left blank. #### DISCRETE SEMICONDUCTOR DIE/CHIP LOT ACCEPTANCE #### G.1 SCOPE - G.1.1 <u>Scope</u>. The purpose of this appendix is to establish minimum standards for screening and qualification of JANHC and JANKC unencapsulated discrete semiconductor devices (die/chips) for use in semiconductor devices. This appendix is a mandatory part of the specification. The information contained herein is intended for compliance. - G.2 APPLICABLE DOCUMENTS. This section is not applicable to this appendix. - **G.3 DEFINITIONS** - G.3.1 Date code. Seal week of the element evaluation (EE) packaged samples. - G.3.2 Die/chips. Unencapsulated discrete semiconductors. The term chip is interchangeable with the term die. - G.3.3 Manufacturer. Original wafer lot fabricator. - G.3.4 Identification. See 1.3 for identification. - G.3.5 <u>Wafer lot</u>. A wafer lot shall consist of only semiconductor wafers subjected to each and every process step as a group. Each wafer lot shall be assigned a unique identifier which provides traceability to all wafer processing steps. Rework provisions shall be in accordance with D.3.13.2. Wafer lot records shall identify all JANHC and JANKC device inspection lots formed from the wafer lot. - G.3.6 Inspection lot. An inspection lot shall consist of one device type from a single wafer lot. - **G.4 REQUIREMENTS** - G.4.1 General. Semiconductor die shall conform to the requirements contained herein. - G.4.2 <u>Steady-state life and screening</u>. Steady-state life time and temperatures shall be in accordance with table G-I. Semiconductor die shall be screened in accordance with table G-II, subgroups 1 and 2 (see G.5.2.1 and G.5.2.2). - G.4.3 <u>Qualification</u>. Qualification shall be based on the results of the first EE performed and submitted to DLA Land and Maritime. - G.4.3.1 <u>Wafer fabrication</u>. Qualification shall be performed by the basic plant or original wafer lot manufacturer from die manufactured in the same wafer fab that was used to qualify a PIN on the QML of the same function and technology. Qualification for JANKC can only be approved on die processed in a wafer fab that has been used to qualify a JANS part on the QML of the same technology and function. For the purpose of this specification, examples of function are: Signal transistor, fast recovery epitaxial diode (FRED), power transistor, zener diode, rectifier or transient suppressor. The term technology may include: Diffusion metal oxide semiconductor (DMOS), V-groove metal oxide semiconductor (VMOS), diffused junction, alloy junction, junction field effect transistor (JFET) and Schottky. - G.4.3.2 <u>Facility</u>. JANHC qualification shall only be granted to a manufacturer who has a MIL-PRF-19500 certified facility(basic plant). JANKC qualification will only be granted to a manufacturer who is MIL-PRF-19500 certified to manufacture JANS products. - G.4.4 <u>Performance characteristics</u>. The electrical performance characteristics of semiconductor die shall be as specified in the specification sheet. - G.4.5 <u>Critical interfaces</u>. The critical interfaces and physical dimensions of the semiconductor die shall be in accordance with the requirements of MIL-PRF-19500 and with G.4.5.1 through G.4.5.3. A completed DLA Land and Maritime Form 36D and die topography, including dimensions, pad locations, and metallization descriptions (die map) shall be made available for inspection to the qualifying activity prior to qualification. A unique critical interface identifier as part of the PIN shall be assigned based on any of the following differences: - a. Bond pad metal. - b. Backside metal. - G.4.5.1 <u>Bonding pad</u>. The bonding pad size, location, and electrical function shall be in accordance with the applicable specification sheet. Unless approved by the qualifying activity, the minimum bond pad dimensions shall be 3 mils. - G.4.5.1.1 <u>Metallization integrity</u>. The bonding pads shall be metallized and suitable for bonding as specified in the applicable specification sheet and shall meet the requirements of G.5.2.5.1. - G.4.5.2 <u>Backing material</u>. The backing material shall be as described in the specification sheet and meet the requirements of G.5.2.5.2. - G.4.5.3 Glassivation. Glassivation requirements of H.3.7 apply. - G.5 VERIFICATION PROVISIONS - G.5.1 <u>General</u>. EE of semiconductor die shall be performed at a facility with MIL-STD-750 laboratory suitability for the applicable test methods. - G.5.1.1 <u>Responsibility for inspection</u>. The supplier shall be responsible for the performance of all inspection requirements as specified herein and in the specification sheet. - G.5.1.2 <u>Retention of records</u>. The supplier shall maintain adequate records of all examinations, inspections, and tests performed in accordance with the requirements specified herein and the specification sheet. Records, including variables data, shall be retained in accordance with appendix D. - G.5.1.3 JANKC wafer lot inspection. For JANKC, the process monitors of D.3.9.4 shall apply. - G.5.1.4 <u>Sequence of testing</u>. Subgroups within a group of tests (see table G-II) may be performed in any sequence, but individual tests within a subgroup shall be performed in the sequence indicated. - G.5.1.5 <u>Sample selection</u>. Samples shall be randomly drawn from inspection lots. The sample size columns in the evaluation tables give minimum quantities to be evaluated with applicable accept number enclosed in parenthesis. - G.5.1.6 <u>Wafer traceability</u>. For JANKC, wafer traceability shall be maintained on the inspection lot and the element evaluation. - G.5.2 Element evaluation. Die from each wafer lot shall be evaluated in accordance with table G-II. - G.5.2.1 <u>Subgroup 1, 100-percent electrical test of die.</u> Each die shall be electrically tested, which may be done at the wafer level provided all failures are identified and removed from the lot when the die are separated from the wafer. Test limits and conditions shall be chosen by the supplier to assure compliance with all the electrical characteristics specified by the specification sheet. This allows the supplier to assign test values or test details which differ from the specification sheet requirements. - G.5.2.2 <u>Subgroup 2, 100-percent visual inspection of die.</u> Each die shall be visually inspected to assure conformance with the die related requirements, test methods 2069, 2070, 2072, or 2073 of MIL-STD-750 as applicable. Qualified die may be stored at the manufacture's facility prior to 100-percent visual. - G.5.2.3 Subgroup 3. - G.5.2.3.1 <u>Internal/die visual inspection</u>. The die visual sample shall be randomly selected from die that have successfully completed subgroup 2 of table G-II. - G.5.2.3.2 <u>Test sample preparation</u>. Test samples shall be assembled in suitable packages using standard assembly procedures. - G.5.2.3.3 <u>Packaged sample identification</u>. The packaged sample shall be marked or labeled in such a manner to identify the following: - a. Serial numbers if required. - b. Device PIN. - c. Inspection lot number or date code. - G.5.2.3.4 <u>Internal visual</u>. Each sample may be visually inspected after assembly and prior to encapsulation to assure conformance with the applicable requirements, test methods 2069, 2070, 2072, or 2073 of MIL-STD-750. - G.5.2.4 Subgroup 4. - G.5.2.4.1 Subgroup 4. Each sample shall be processed in accordance with subgroup 4 of table G-II. - G.5.2.4.2 <u>Class HC sample size</u>. The JANHC sample will consist of at least twenty two die from each inspection lot. - G.5.2.4.3 <u>Class KC sample size</u>. The JANKC sample shall require three die from each wafer and a minimum of fourty five die from each inspection lot. - G.5.2.5 Subgroups 5A and 5B. - G.5.2.5.1 <u>Bond pull (5A)</u>. From each wafer lot, a sample of at least five die requiring twenty two bond wires minimum shall be selected. - G.5.2.5.1.1 <u>Wire bond strength testing</u>. Bond strength shall be performed in accordance with test method 2037 of MIL-STD-750, test condition D. The die metallization shall be acceptable if no failure occurs. If only one wire bond fails, another sample may be selected in accordance with G.5.2.5.1 and subjected to subgroup 5A evaluation. If the second sample contains no failures, the bonding test results are acceptable and the lot of die is acceptable. If the second sample contains one or more failures, or if more than one failure occurs in the first sample, the lot of die shall be rejected. - G.5.2.5.2 <u>Die shear (5B)</u>. Die shear shall be performed in accordance with test method 2017 of MIL-STD-750. If only one die fails, another sample may be selected and subjected to subgroup 5B evaluation. If the second sample contains no failures, the die shear test results are acceptable and the lot of dice is acceptable. If the second sample contains one or more failures, or if more than one failure occurs in the first sample, the lot of dice shall be rejected. - G.5.2.6 <u>Subgroup 6, scanning electron microscope (SEM)</u>. To be performed on selected die designs in accordance with E.3.1.2.2. Sample selection and reject criteria shall be in accordance with, test method 2077 of MIL-STD-750. - G.5.2.7 <u>Subgroup 7, radiation hardness assurance (RHA)</u>. RHA inspection shall be as specified in the specification sheet. - G.5.3 <u>Sample acceptance</u>. The lot is acceptable if it passes all the appropriate requirements of table G-II. If the test sample fails the criteria of the appropriate flow, the inspection lot shall be rejected. For JANKC lots represented by five wafers or more, any wafer whose assembled sample fails any of the requirements of subgroup 4, table G-II may be removed from the lot with no jeopardy to the rest of the lot if failure analysis determines that the failure mechanism is inherent to the removed wafers only. The inspection lot is rejected if more than 20 percent of the wafers had failures in subgroup 4 of table G-II If a failure is attributed to packaging or handling defects, Electrostatic discharge (ESD), equipment malfunction, or operator error, these samples shall be verified by failure analysis. Upon verification of such defects, the test sample may be replaced in accordance with appendix E. - G.5.3.1 <u>Lots shipped prior to element evaluation completion.</u> No lots shall be shipped prior to completion of the element evaluation without the approval of the qualifying activity. This provision is only to be requested for emergency procurement situations and it is expected that the user will provide a justification. - G.5.4 Storage. Die shall be stored in dry nitrogen or other inert atmosphere. #### **G.6 PACKAGING** - G.6.1 <u>Packaging requirements</u>. For acquisition purposes, the packaging requirements shall be as specified in the contract or order (see 6.2). When actual packaging of materiel is to be performed by DoD or in-house contractor personnel, these personnel need to contact the responsible packaging activity to ascertain packaging requirements. Packaging requirements are maintained by the Inventory Control Point's packaging activities within the Military Service or Defense Agency, or within the Military Service's system commands. Packaging data retrieval is available from the managing Military Department's or Defense Agency's automated packaging files, CD-ROM products, or by contacting the responsible packaging activity. - G.6.1.1 <u>Packaging sensitivity</u>. All semiconductor die shall be packaged in individually lidded containers. For ESD sensitive devices (classes 1 and 2), conductive or anti-static containers shall be required with an external conductive field shielding barrier. Stacking of containers without lids shall not be allowed. The supplier may submit an alternate procedure for packaging of die for approval by the using activity. - G.6.2 Container marking. The following information shall be marked on each container of semiconductor die: - a. Type designation. - b. Applicable specification sheet number. - c. Manufacturer's logo or designation symbol. - d. Lot identification code. - e. Quantity. - f. ESD symbol (if applicable). - g. Date code (see G.3.1). - h. Wafer identity for JANKC. - G.6.3 Certificate of conformance. The certificate of conformance shall be in accordance with 3.7 TABLE G-I. Steady-state life time and temperature. | Option | Minimum time | Minimum junction temperature <u>1</u> / | |--------|--------------|-----------------------------------------| | А | 240 hours | 175°C | | В | 500 hours | 150°C | | С | 1,000 hours | 125°C | $\underline{1}$ / Example: If $T_J$ of steady-state life test is 187.5°C $\pm$ 12.5°C, then option A is used. TABLE G-II. Die element evaluation requirements. | Subgroup | Class | | Test | MIL-STD-750 | | | | Quai<br>(accep | | Reference<br>paragraph | |----------|-------|---|------------------------------------------|------------------------------|--------------------------------------|---------------------|---------------------|------------------------|--|------------------------| | | K | Н | | Method | Condition | Cla | SS | | | | | | | | | | | K | Н | | | | | 1 | Х | Х | Electrical test | | | 100-pe | ercent | G.5.2.1 | | | | 2 | X | Х | Visual inspection | 2069<br>2070<br>2072<br>2073 | | 100-ре | ercent | G.5.2.2 | | | | 3A | X | X | Internal/die<br>visual<br>inspection | 2069<br>2070<br>2072<br>2073 | | 45 (0) | 22 (0) | G.5.2.3.1 | | | | 3B | Х | Х | Sample<br>assembly | | | 45<br>pieces<br>min | 22<br>pieces<br>min | G.5.2.3.2<br>G.5.2.3.3 | | | | 4 | | | | | | 45 (0) | 22 (0) | | | | | | Х | Х | Temperature cycling | 1051 | С | | | | | | | | Х | | Mechanical<br>shock or | 2016 | Y1 axis<br>direction | | | | | | | | | | Constant acceleration | 2006 | Y1 axis<br>direction | | | | | | | | Х | Х | Electrical test (read/record) | | Group A,<br>subgroups 2, 3, 4 | | | <u>1</u> / | | | | | Х | Х | HTRB | | Screen 10 | | | <u>2</u> / | | | | | Х | Х | Electrical test (read/record) | | Group A,<br>subgroup 2 | | | <u>1</u> / <u>3</u> / | | | | | Х | Х | Burn-in | | Screen 12 | | | <u>2</u> / | | | | | Х | Х | Electrical test (read/record) | | Group A,<br>subgroup 2<br>Subgroup 3 | X<br>X | Х | <u>1</u> / <u>3</u> / | | | | | Х | | Steady-state life | | Subgroup 3 | ^ | | <u>4</u> / | | | | | | | Transistors Power FETS Diodes/rectifiers | 1039<br>1042<br>1038 | B<br>A<br>A or B | | | | | | TABLE G-II. <u>Die element evaluation requirements</u> – Continued. | Subgroup | Clas | SS | Test | MIL-STD-750 | | Quantity<br>(Accept no.) | Reference<br>paragraph | |------------------|--------|----|---------------------------------------------|--------------|------------------------------|------------------------------------|------------------------| | | K | Н | | Method | Condition | Class<br>K H | | | 4<br>(Continued) | Х | | Electrical test (read/record) | | Group A,<br>subgroup 2, 3, 4 | | 1/ | | 5A | х | х | Wire bond<br>evaluation | 2037 | As applicable | 22 (0) wires<br>or<br>38 (1) wires | G.5.2.5.1 | | 5B | Х | Х | Die shear<br>evaluation | 2017 | | 5 (0)<br>or<br>10 (1) | G.5.2.5.2 | | 6 | Х | | SEM | 2077 | As applicable | See test<br>method<br>2077 | G.5.2.6<br><u>5</u> / | | 7 | X<br>X | | RHA<br>Total dose<br>Neutron<br>irradiation | 1019<br>1017 | | <u>6/</u> | G.5.2.7<br><u>5</u> / | - 1/ Thermal impedance shall not apply. - HTRB and burn-in shall be performed when specified on the applicable specification sheet. - 4/ Time and temperature requirements in accordance with table G-I . - 5/ May be performed at any time. - 6/ Sample size shall be in accordance with the specification sheet. <sup>3/</sup> For JANHC only, if one device fails during any of the subgroup 4 tests following "electrical tests" (table E-V, group A, subgroups 2, 3, or 4), then 16 additional devices may be added to the element evaluation with no additional failures allowed, 38 devices, c = 1. This page intentionally left blank. #### CRITICAL INTERFACE AND MATERIALS #### H.1 SCOPE H.1.1 <u>Scope</u>. This appendix contains critical interface information which will assist manufacturers in producing devices which meet 3.2. This appendix is a mandatory part of the specification. The information contained herein is intended for compliance. #### H.2 APPLICABLE DOCUMENTS H.2.1 <u>General</u>. The documents listed in this section are specified in sections H.3, H.4, or H.5 of this specification. This section does not include documents cited in other sections of this specification or recommended for additional information or as examples. While every effort has been made to ensure the completeness of this list, document users are cautioned that they shall meet all specified requirements of documents cited in sections H.3, H.4, or H.5 of this specification, whether or not they are listed. #### H.2.2 Government documents. H.2.2.1 <u>Specifications, standards, and handbooks</u>. The following specifications, standards, and handbooks form a part of this document to the extent specified herein. Unless otherwise specified, the issues of these documents are those, cited in the solicitation or contract #### FEDERAL STANDARDS FED-STD-H28 - Screw-Thread Standards for Federal Services. (Copies of these documents are available online at <a href="https://assist.daps.dla.mil/quicksearch/">https://assist.daps.dla.mil/quicksearch/</a> or <a href="https://assist.daps.dla.mil">https://assist.daps.dla.mil/quicksearch/</a> or <a href="https://assist.daps.dla.mil">https://assist.daps.dla.mil/quicksearch/</a> or <a href="https://assist.daps.dla.mil">https://assist.daps.dla.mil/quicksearch/</a> or <a href="https://assist.daps.dla.mil">https://assist.daps.dla.mil</a> or from the Standardization Document Order Desk, 700 Robbins Avenue, Building 4D, Philadelphia, PA 19111-5094.) H.2.3 <u>Order of precedence</u>. In the event of a conflict between the text of this document and the references cited herein, the text of this document takes precedence. Nothing in this document, however, supersedes applicable laws and regulations unless a specific exemption has been obtained. #### H.3 CRITICAL INTERFACE AND CONSTRUCTION CRITERIA H.3.1 Allowable alternate design, materials, and construction. Multiple device designs may be approved by the qualifying activity on a case by case basis for JAN, JANHC, JANKC, JANTX, and JANTXV per manufacturer (per corporation for companies within multiple divisions), provided appropriate identification is provided to ensure traceability and a valid need is demonstrated. For JANS devices, only one design is allowed per manufacturer (per corporation for companies within multiple divisions), and it may differ from the design of other quality levels. For radiation hardened devices of all levels, only one design is allowed, and it may differ from the design of non-radiation hardened devices. With the approval of the qualifying activity (see D.3.4.2), design material and construction alternatives for qualified device types may be allowed only for a limited time. An alternate design submitted for approval shall be definitive of all pertinent construction features. Particular design features are not interchangeable between approved designs. A single inspection lot or sublot, in the case of lots made up of sublots of structurally identical devices, shall contain only one approved design, material, and construction so that homogeneity is preserved within a given lot identification code and device type. The qualifying activity shall be notified of the first lot incorporating the change and the last lot of the present existing design and effective date codes for each. If the existing design is to be maintained, the manufacturer shall justify the retention, subject to approval by the qualifying activity. The qualifying activity may periodically identify specific alternate designs by device type and specification sheet and request justification for continued retention of that specific alternate design. - H.3.2 <u>Package</u>. All packaged devices supplied under this specification shall be hermetically sealed unless otherwise specified in the applicable specification sheet. No organic or polymeric material shall be used as a package or package seal unless specifically allowed in the applicable specification sheet - H.3.3 <u>Fungus-resistant material</u>. External parts of the semiconductor device shall be inherently non-nutrient to fungus. - H.3.4 <u>Metals</u>. Internal surfaces shall be capable of resisting progressive degradation within a hermetically sealed package. External metal surfaces shall be corrosion resistant or shall be plated or treated to resist corrosion. Device package material shall be free of burrs and other potential particle contamination. - H.3.5 <u>Screw threads</u>. Standard screw threads listed in FED-STD-H28 shall be required for all semiconductor devices where screw threads are a mechanical requirement of the device. - H.3.6 <u>Internal conductors</u>. Internal conductors which are in thermal contact with a substrate along their entire lengths (such as metallization strips, contact areas, and bonding interfaces) shall be designed so that no properly fabricated conductor shall experience, at device maximum rated current, a current density in excess of the values shown below for the applicable conductor material including allowances for worst case conductor composition, cross-sectional area, normal production tolerances on critical interface dimensions, and actual thickness at critical areas, such as steps in the elevation or contact windows: | Conductor material | Maximum allowable continuous current density (RMS for pulse applications) | |-------------------------------------------------------------|---------------------------------------------------------------------------| | Aluminum (99.99 percent pure or doped) without glassivation | 2 x 10 <sup>5</sup> amps/cm <sup>2</sup> | | Aluminum (99.99 percent pure or doped) with glassivation | 5 x 10 <sup>5</sup> amps/cm <sup>2</sup> | | Gold | 6 x 10 <sup>5</sup> amps/cm <sup>2</sup> | | All other (unless otherwise specified) | 2 x 10 <sup>5</sup> amps/cm <sup>2</sup> | - H.3.6.1 <u>Wire bonds</u>. Thermocompression wedge bonds shall not be utilized when aluminum wire is used. Unless otherwise specified, bi-metallic (e.g. gold-aluminum) bonds at the die shall not be permitted, see D.3.9.5.b for bake requirements of parts utilizing a bi-metallic bonds at the die. - H.3.6.2 <u>Die mounting</u>. Pure glass shall not be used for device die mounting. - H.3.7 <u>Silicon transistor metallization protective coating</u>. All silicon transistors with maximum rating of less than 4 watts at T<sub>C</sub> of +25°C, shall have an inorganic transparent protective overlay material on the active metallization (excluding the bonding pads). For JANS (overlay structures or expanded metallization) devices, the minimum deposited glassivation thickness shall be 3,500 Å of Si0<sub>2</sub> or 1,000 Å of Si<sub>3</sub>N<sub>4</sub>. The glassivation shall cover all electrical conductors on the chip except the bonding pads. For JANS (overlay structures or expanded metallization) devices, a minimum of 2 mils (0.050 mm) distance shall be maintained between all uncoated conducting paths, except where the functional performance parameters of the device require closer spacing. H.3.8 <u>Critical interface restrictions</u>. Unless it is part of the original design, the external surface of package, header, or flange shall be finished and not have any depression or cavity. External parts, elements, or coatings shall not blister, crack, (excluding glass meniscus), outgas, soften, flow, or exhibit defects that adversely affect storage, operation, or environmental capabilities of semiconductor devices. For JAN, JANTX, and JANTXV the use of silicone or organic material inside the packages shall only be allowed when approved by the qualifying activity. Desiccants shall not be used. For JANS devices, silicone or organic materials may only be used when specified by the specification sheet. Polymer impregnations (such as backfill) of the packages shall not be permitted. <u>WARNING</u>: Packages containing beryllium oxide (BeO) shall be marked in accordance with 3.10.3.2 and shall not be ground, machined, sandblasted, or subjected to any mechanical operation which will produce dust containing any beryllium compound. Packages containing any beryllium compound shall not be subjected to any chemical process (such as etching) which will produce fumes containing beryllium or it's compounds. H.3.9 <u>Metallurgical bond for JANS axial diodes</u>. All JANS diodes (excluding Schottky barrier and point contact ultra high frequency (UHF) devices) shall be metallurgically bonded at the interface of any mechanical connection within the assembly of the device (see appendix A for axial lead diodes). #### H.4 PACKAGE FINISH - H.4.1 <u>Package finish</u>. External metallic package elements, including leads and terminals, shall meet the applicable environmental requirements without additional finishing, or shall be finished with a coating which conforms to one of the options listed in H.4.3 and table H-I. Pure tin may not be used to coat any surface nor shall it be used as an undercoat (see H 4.3.f). - H.4.2 <u>Lead and terminal finish</u>. In addition to the requirements of H 4.1, all leads and terminals, except those intended to be attached using threaded fasteners, shall be solderable in accordance with test method 2026 of MIL-STD-750. Combinations of pre-plate electroplate and/or electroless nickel shall not exceed 650 microinches total. #### H.4.3 Detail lead finish requirements. - a. For all devices mounted by leads or terminals coated by hot solder dipping, the coating shall extend to the seating plane. For devices which are to be connected by wires soldered to lugs or other terminals not used to mount the device, the solder shall cover an area extending .050 inches (1.27 mm) in all directions beyond the designed attachment area. - b. For leads with solder applied over a surface which is not compliant with table H-I, all non-compliant material shall be covered by solder to the package seal or point of lead emergence, or the lot shall pass test method 1041 of MIL-STD-750 salt atmosphere test with sample size of to 22 pieces, no failures allowed. - c. All devices-which are solder dipped shall pass screen 14 of table E-IV and table E-V, subgroup 2, appendix E with a sample size of 116 pieces, no failures allowed. - d. All copper or copper clad leads that are to be plated with gold or silver shall first be coated with a barrier layer to prevent diffusion of the copper through the final lead finish. - e. Silver leads and silver cladding shall contain a minimum of 99.7 percent pure silver. - f. Tin based coatings shall be alloyed with a minimum of 3 percent lead which has been shown to inhibit the growth of tin whiskers. Pure tin shall not be used as an undercoat. TABLE H-I. Coating thickness and composition requirements. | Coating | Thickness<br>microinch/micrometer | | Coating composition requirements | |--------------------------------------------------------------|-----------------------------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Minimum | Maximum <u>1</u> / | | | Hot solder dip (for round leads) 2/ | 60/1.52 | NS | The solder bath shall have a nominal composition of Sn60 or Sn63. 3/ | | Hot solder dip (for all shapes other than round leads) 2/ 4/ | 200/5.08 | NS | The solder bath shall have a nominal composition of Sn60 or Sn63. 3/5/ | | Tin plate (as plated) 6/ | 300/7.62 | NS | Shall contain no more than 0.12 percent by weight co-deposited organic material measured as elemental carbon. See H.4.3. f. | | Tin-lead plate (as plated) 4/ 6/ | 200/5.08 | NS | Shall consist of 3 to 50 percent by weight lead (balance nominally tin) homogeneously codeposited. Shall contain no more than 0.12 percent by weight co-deposited organic material measured as elemental carbon. | | Tin dipping <u>4</u> / | 100/2.54 | | See H.4.3.f. | | Gold plate | 10/.254 | 225/5.72 | Shall contain a minimum of 99.7 percent gold. Only cobalt shall be used as the hardener. | | Silver plate | 100/2.54 | 425/10.8 | 99.7 percent silver minimum. | | Silver cladding | 250 | | | | Nickel plate (electroplate) 7/ 8/ | 50/1.27 | 350/8.89 | The introduction of organic addition agents to nickel bath is prohibited. Up to 40 percent by weight cobalt is permitted as a co-deposit. | | Nickel plate (electroless) 7/ 8/ | 50/1.27 | 250/6.35 | The introduction of organic addition agents to nickel bath is prohibited. | | Nickel cladding 9/ | 50/1.27 | 350/8.89 | | - 1/ NS = not specified. - 2/ See H.4.3.a and H.4.3.b. The solder Sn concentration in the pot may range from 50 percent Sn to 70 percent Sn. 4/ For threaded stud packages and for terminals not intended for mounting the device only, the minimum coating thickness shall be 100 microinches/2.54 micrometers. - As measured to the center of the flat. - The maximum carbon content (and minimum lead content in tin-lead plate) shall be determined by the manufacturer on at least a quarterly basis. The determination of carbon and lead content may be made by any accepted analytical technique (e.g., for carbon: Pyrolysis, infrared detection (using an IR212, IR244 infrared detector or equivalent); for lead: X-ray fluorescence, as long as the assay reflects the actual content in the total deposited finish. - I/ The maximum specified thickness applies to the final coating, provided all previously deposited nickel layers have been annealed to eliminate the residual deposition stress. - 8/ Combinations of pre-plate electroplate or electroless nickel and final electroplate nickel finishing shall not exceed 700 microinches/17.78 micrometers total. Combinations of pre-plate electroplate nickel and final electroless nickel plate finishing shall not exceed 600 microinches total. - 9/ Maximum nickel thickness applies only to lead material. TABLE H-II. Standard lead finishes. | SnPb, dipped or plated | Au plated. | |----------------------------------------------------------|------------------------------------------------------| | Cylinder style with leads through the base: TO-18; TO-5; | Cylinder style with leads through the base: TO-18; | | TO-39; TO-46; TO-72 etc. (JAN, TX, TXV, JANS as | TÓ-5; TO-39; TO-46; TO-72 etc. (JANS only) | | applicable) | | | Rectangular leaded devices: TO-254; TO-257. | Ceramic Surface Mount U; U1; U2; U3; U4; U5; UA; UB. | | Heat sink mounted TO packages: TO-3, TO-66; TO-59; | 14 lead flat pack | | TO-63. | TO-86, all quality levels | | Stud mounted rectifiers: DO-4; DO-5; DO-8; DO-9. | | | All axial and MELF SMD's. | | | DO-35; DO-35UR; DO-7; DO-213 | | | 10; 14 and 16 lead ceramic DIPs | | #### H.5 PACKAGE OUTLINES AND IDENTIFIERS | Package identifier | Package outlines | |--------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | T1 T2 T3 T8 U1 U2 U3 U4 U5 U6 U7A U7B U8 PE1 | TO-254 TO-205AF (TO-3) TO-257 TO-258AA SMD-1 SMD-2 SMD5 SMD5 SMD22 LCC 16-20 pin LCC 28 pin DO-217aa SLUGGER DO-217ab SMD2 SOT23 | | D1 D3 U UA UAC UB UBN UBC UBCN UR URS US UTK1 UTK2 UTK3 UTK4 | TO-254, no tab and lead formed for surface mount application TO-257, no tab and lead formed for surface mount application LCC, 3 leads,6 leads LCC 4 or 6 leads LCC 4 or 6 leads LCC 4 leads LCC 3 leads with a ceramic lid LCC 4 leads LCC 3 leads with a isolated lid LCC 4 leads with a ceramic lid LCC 3 leads with a ceramic isolated lid LCC 3 leads with a ceramic isolated lid Round end surface mount diodes Surface mount diode with one round and one square endcap Square end surface mount diodes ThinKey 1 ThinKey 2 ThinKey 3 ThinKey 4 | #### H.6 PACKAGE FAMILY GROUPING FOR RESISTANCE TO SOLDERING HEAT (TM2031) - 1. Case mounted cans: - 2. Lead mounted cans: - 3. Axial leaded glass (tungsten) class I bond: - 4. Glass surface mount (tungsten) class I bond: - 5. Glass surface mount (dumet) class II and III bond: - 6. Axial leaded glass (dumet) class II and III bond: - 7. Case mounted packages with ceramic seals: - 8. Dual in-line packages: - 9. Flat packs: - 10. UA and UB: - 11. U1 through U4, also known as SMD 1, SMD 2, SMD.5 and SMD.22: - 12. Studs are exempt from any soldering heat testing: - A Soldering iron. - C Topside wave solder. - H Vapor phase. - I Infrared. Condition A and (B or C). Condition A and (B or C). Condition A and (B or C). Condition A and (B or C). Condition A, (B or C), and I. Condition A and (B or C). Condition A and (B or C). Condition A and (B or C). Condition A and (B or C). Condition A and (B or C). Condition A and (B or C). This page intentionally left blank. | <u>TITLE</u> | | <u>PARAGRAPH</u> | |----------------------------------------------------------------------------------------------------------|-------------------------------|------------------| | ABSOLUTE MAXIMUM RATINGS | | | | ABBREVIATIONS | | | | ACQUISITION DOCUMENTATION | | | | ACQUISITION REQUIREMENTS | | 6.2 | | ALLOWABLE ALTERNATE DESIGN, MATERIALS | | | | ALTERNATE GROUP E TESTING PROCEDURE | S | E.6.6.2 | | ALTERNATE PROCEDURE FOR SCREENING O | | E.5.3.1 | | ALTERNATE PROCEDURES FOR QUALIFICATI | ON AND CONFORMANCE INSPECTION | | | WHERE JAN IS NOT COVERED BY THE SPE | CIFICATION SHEET | E.5.3.3 | | ALTERNATIVE AND EQUIVALENT TEST METHO | | | | AMBIENT TEMPERATURE | | | | ANODE | | A.3.3 | | ANODE TO CATHODE VOLTAGE-CURRENT CH | | | | CHARACTERISTIC) | | A.6.3.1 | | APPLICABLE DOCUMENTS | | | | | | C.2, D.2, E.2 | | | | G.2, H.2 | | ASSEMBLY REWORK | | | | AUDIT DEFICIENCIES | | | | AUDIT SCHEDULES AND FREQUENCIES | | | | AUDITORS | | | | AVALANCHE-JUNCTION | | | | AVALANCHE LUMINESCENT DIODE | | | | BACKING MATERIAL | | | | BACKWARD DIODE | | | | BASE | | A.4.1.1 | | BASIC AND CONTRACTED PLANT REQUIREME | | | | BASIC PLANT | | D.3.1.1.1.1 | | BERYLLIUM OXIDE PACKAGE IDENTIFIER | | 3.10.3.2 | | BI-DIRECTIONAL DIODE THYRISTOR | | A.6.1.1 | | BI-DIRECTIONAL TRIODE THYRISTOR | | A.6.1.2 | | BIN AND CELL PRE AND POST BURN-IN ELEC | | | | BLOCKING | | | | BLOCKING LIFE | | | | BONDING PAD | | | | BOND PULL (5A) | | G.5.2.5.1 | | BREAKDOWN VOLTAGE | | | | BREAKOVER POINT | | | | BURN-IN SOCKET VERIFICATION FOR JANS | | | | BUSINESS INTERRUPTION CONTROL PLANS. | | | | CASE MOUNT | | | | CASE TEMPERATURE | | A.3.8 | | CATEGORY I METALLURGICAL BOND | | | | CATEGORY II METALLURGICAL BOND | | | | CATEGORY III METALLURGICAL BOND | | | | CATHODE | | | | CERTIFICATE OF CONFORMANCE | | | | CERTIFICATIONCERTIFICATION OF CONFORMANCE AND ACC | | | | $C = R \cup I = IC \cap A \cup IC \cap A \cap A \cap C \cap C \cap A \cap C \cap C \cap A \cap C \cap C$ | DUISTION TRACEARITTY | 3 7 | | TITLE | <u>PARAGRAPH</u> | |----------------------------------------------------|------------------| | CERTIFIED SUPPLIER PROGRAM | D.3.10.1.1 | | CERTIFICATION AND QUALIFICATION PLAN | C.3.1.4 | | CERTIFICATION OPTIONS | 3.2.1 | | CHANGE NOTIFICATION | C.7.1.1 | | CHANGES FROM PREVIOUS ISSUE | 6.9 | | CHARACTERISTIC | A.3.10 | | CHEMICAL CONTROLS | D.3.9.3 | | CLAMPING FACTOR | A.5.7.4 | | CLAMPING VOLTAGE | A.5.7.3 | | CLASS HC SAMPLE SIZE | G.5.2.4.2 | | CLASS KC SAMPLE SIZE | G.5.2.4.3 | | CLASSES OF THYRISTORS | A.6 | | CLASSIFICATION OF INSPECTIONS | 4.1 | | CODE FOR PLANTS | 3.10.8.2 | | COLLECTOR | | | COMPONENT DESIGNATION | 1.3.5 | | CONDITIONS AND METHODS OF TEST | | | CONFORMANCE INSPECTION | E.6 | | CONSTANT CURRENT SOURCE | A.3.12 | | CONSTANT VOLTAGE SOURCE | A.3.13 | | CONTAINER MARKING | G.6.2 | | CONTINUOUS IMPROVEMENT | C.8.4 | | CONTRACTED ASSEMBLY PLANT | | | CONTRACTED PLANT | D.3.1.1.1.2 | | CONTRACTED WAFER FABRICATION | D.3.1.1.1.3 | | CONTROL OF CUSTOMER SUPPLIED MATERIAL | D.3.7 | | CONTROL OF INSPECTION MEASURING AND TEST EQUIPMENT | D.3.11 | | CONTROL OF NONCONFORMING PRODUCT | | | CONTROL PLANS | A.3.11, D.3.4.2 | | CONVERSION EFFICIENCY | | | CONVERSION OF SPECIFICATION REQUIREMENTS | D.3.3 | | CONVERSION/REVIEW OF CUSTOMER REQUIREMENTS | | | CORRECTIVE ACTION | D.3.14.1 | | CORRECTIVE AND PREVENTATIVE ACTION | | | COUNTRY OF ORIGIN | 3.10.11 | | CRITICAL INTERFACE AND CONSTRUCTION CRITERIA | H.3 | | CRITICAL INTERFACE CONTROL | D.3.4 | | CRITICAL INTERFACE AND MATERIALS | 3.8 | | CRITICAL INTERFACE RESTRICTIONS | H.3.8 | | CRITICAL INTERFACES | | | CURRENT-REGULATOR DIODE(S) | | | CURRENT-REGULATOR DIODE SYMBOLS | | | CUTOFF CURRENT | | | DARK CONDITION | | | DARK CURRENT | | | DASH-ONE CONSTRUCTION | | | DATE CODE | G.3.1 | | DC INTERMITTENT OPERATING LIFE | | | DEFINITION OF A MANUFACTURER | | | DEFINITIONS | G.3 | | DEPLETION-MODE OPERATION | | | DEPLETION-TYPE FIELD EFFECT TRANSISTOR | A.4.3.2 | | TITLE | <u>PARAGRAPH</u> | |-----------------------------------------------------------|------------------| | DESCRIPTION | | | DESIGN AND PROCESS METHODOLOGY CHANGE | | | DESIGN CHANGES | D.3.4.2 | | DESIGN, CONSTRUCTION, AND PROCESS CHANGE CONTROL PROCEDU | | | DESIGN, MATERIALS, AND PROCESSING DOCUMENTATION | | | DESIGN QUALIFICATION | | | DESTRUCTIVE TESTS | E.3.4 | | DETAILED ELEMENTS OF A DESIGN QUALIFICATION PROGRAM | | | DETECTOR DIODE | | | DEVICE SUBSTITUTIONS | | | DEVICE VERIFICATION | | | DIE/CHIPS | | | DIE MOUNTING | | | DIE SHEAR (5B) | G.5.2.5.2 | | DIMINISHING MANUFACTURING SOURCES APPROVAL | | | DIMINISHING MANUFACTURING SOURCES LISTING | | | DIMINISHING MANUFACTURING SOURCES MARKING | | | DIODES | 3.10.5.1 | | DIODE AND RECTIFIER DEFINITIONS | A.5 | | DIODE AND RECTIFIER SYMBOLS | | | DISC TYPE | | | DISPOSAL OF SAMPLESDOCUMENT APPROVAL AND ISSUE | | | DOCUMENT CHANGESDOCUMENT CHANGES | | | DOCUMENT CHANGESDOCUMENT CONTROL | | | DOCUMENT CONTROL PROCECURES | D 2 5 1 | | DOUBLE PLUG CONSTRUCTION | | | DRAIN | | | ELECTRICAL AND ENVIRONMENTAL STRESS SCREENING | | | ELECTRICAL AND ENVIRONMENTAL STRESS SCREENING DEFINITIONS | | | ELECTRICAL CHARACTERISTIC AND RATING TERMS | | | ELECTRICAL TEST EQUIPMENT VERIFICATION | | | ELECTROSTATIC DISCHARGE CONTROL | | | ELECTROSTATIC DISCHARGE SENSITIVE | | | ELECTROSTATIC DISCHARGE SENSITIVE IDENTIFIER | | | ELECTROSTATIC DISCHARGE SENSITIVE PROGRAM | | | ELEMENT EVALUATION | | | EMITTER | | | END POINTS | E.4.3 | | ENGINEERING EVALUATION | | | ENHANCEMENT-MODE FIELD EFFECT TRANSISTOR | A.4.3.5 | | ENHANCEMENT-MODE OPERATION | | | ENVIRONMENTAL CONTROLS | D.3.9.2 | | ENVIRONMENTALLY PREFERABLE MATERIAL | | | EXPANDED METALLIZATION | A.3.46 | | FACILITY | | | FAILURE ANALYSIS | | | FAILURE EVALUATION FOR JANS | | | FAILURE MODE AND EFFECT ANALYSIS | A.3.18, C.5.2 | | INDEX | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------| | <u>TITLE</u> | <u>PARAGRAPH</u> | | FIELD-EFFECT TRANSISTOR | A.4.3. A.4.3.6 | | FIELD EFFECT TRANSISTOR SYMBOLS | B.4.2 | | FINAL INSPECTION AND TESTING | | | FMEA | | | FORMATION OF INSPECTION LOTS | | | FORWARD BIAS | | | FORWARD SURGE CURRENT | | | FULL-WAVE BLOCKING LIFE | | | FULL-WAVE HIGH TEMPERATURE BLOCKING BIAS | | | FUNGUS-RESISTANT MATERIAL | | | GATE | | | GENERAL | | | OLIVE, VICTORIA DE LA CONTRACTORIA CONTRACTOR | D.2.1, E.2.1, G.4.1 | | | G.5.1, H.2.1 | | GENERAL ELEMENTS OF A DESIGN QUALIFICATION PROGRAM | | | GENERAL ELEMENTS OF AN ON-GOING RELIABILITY PROGRAM | | | GENERAL TEST AND INSPECTION INFORMATION | | | GLASSIVATION | | | GOVERNMENT DOCUMENTS | | | GROUP A INSPECTION | | | GROUP B INSPECTION | | | GROUP B, C, D, AND E END POINTS | | | GROUP C INSPECTION | E.0.7 | | GROUP C SAMPLE SELECTION | | | GROUP D INSPECTION | | | GROUP E INSPECTION | | | GROUP E TESTING REQUIREMENTS | | | GUNN DIODE | | | HALF-WAVE BLOCKING LIFE | | | HALF-WAVE BLOCKING LIFE | Λοο. | | HANDLING, STORAGE, PACKAGING, AND DELIVERY | | | HIGH TEMPERATURE REVERSE BIAS | D.3.13 | | IDENTIFICATION | | | IDENTIFICATIONIDENTIFICATION NUMBER | • | | IDENTIFICATION NOMBERIDENTIFICATION OF SAMPLES | | | IMPACT, AVALANCHE, AND TRANSIT TIME DIODE | | | IMPULSE DURATION | Λ 2 40 | | IMPULSE WAVEFORM | | | | | | IMPLEMENTATION DATEINCOMING, IN-PROCESS, AND OUTGOING INVENTORY CONTROL | | | INFRARED EMITTING DIODE | | | IN-LINE CONFORMANCE INSPECTION | A.7.2.2 | | IN-PROCESS QUALITY CONTROL | | | INSPECTION AND TEST STATUS | | | INSPECTION AND TEST STATUSINSPECTION AND TEST VERIFICATION | | | INSPECTION AND TEST VERIFICATION | | | | | | INSPECTION LOTINSPECTION OF PURCHASED MATERIALS | | | INSPECTION OF PURCHASED MATERIALS | D.3.10.1 | | TITLE | <u>PARAGRAPH</u> | |---------------------------------------------------------------------------------|------------------| | INSPECTION ROUTINE | E.4.2 | | INSPECTION SUBLOT | | | INSULATED-GATE FIELD EFFECT TRANSISTOR | A.4.3.8 | | INTERMITTENT OPERATING LIFE | A.8.4.3 | | INTERNAL AUDIT CHECKLIST | | | INTERNAL AUDIT PROGRAM | D.3.17.1 | | INTERNAL CONDUCTORS | H.3.6 | | INTERNAL/DIE VISUAL INSPECTION | G.5.2.3.1 | | INTERNAL VISUAL | G.5.2.3.4 | | INTERNAL QUALITY AUDITS | D.3.17 | | IRRADIATION OF ASSEMBLED DEVICES | | | JAN BRANDED PREFIX | | | JAN AND J MARKING | 3.10.6.1 | | JAN, JANTX, AND JANTXV INSPECTION LOT | E.3.1.1.1 | | JANKC WAFER LOT INSPECTION | G.5.1.3 | | JANS ELECTRICAL TEST DATA | E.3.8 | | JANS LOTS | | | JANS INSPECTION LOTS | E.3.1.2.2 | | JANS PERCENT DEFECTIVE ALLOWED | E.5.2.2 | | JANS PRODUCT | E.5.4 | | JANTX AND JANTXV PERCENT DEFECTIVE ALLOWED | | | JANTX AND JANTXV PRODUCT | E.5.3 | | JUNCTION, COLLECTOR | | | JUNCTION, EMITTER | A.4.1.6 | | JUNCTION, GATE FIELD EFFECT TRANSISTOR | A.4.3.9 | | JUNCTION TRANSISTORS, MULTIJUNCTION TYPES | A.4.1 | | JUNCTION TRANSISTORS, MULTIJUNCTION TYPE SYMBOLS | | | LEAD AND TERMINAL FINISH | 3.9; H.4.2 | | LEAD FORMING FOR JANS | E.5.4.2 | | LEAD FORMING FOR JANTX AND JANTXV | E.5.3.4 | | LIGHT CURRENT | A.7.1.4 | | LIGHT EMITTING DIODE | | | LINE | A.3.50 | | LOT IDENTIFICATION CODE | 3.10.8 | | LOT IDENTIFICATION CODE-SUFFIX LETTER | | | LOTS SHIPPED PRIOR TO GROUP B COMPLETION | E.b.3.1 | | LOTS SHIPPED PRIOR TO GROUP C COMPLETIONLIMITED SPACE-CHARGE ACCUMULATION DIODE | E.0.4.2 | | | | | MAIN TERMINALS<br>MAINTAINING QUALITY MANAGEMENT PROGRAM CERTIFICATION | A.b.Z.Z | | MANAGEMENT REPRESENTATIVE | | | MANAGEMENT REPRESENTATIVE | D.3.1.4.1 | | | | | MANAGEMENT REVIEW | D.3.1.5 | | INDEX | | |----------------------------------------------------------------|--------------------| | <u>TITLE</u> | <u>PARAGRAPH</u> | | MANUELOTUDED | 0.00 | | MANUFACTURER | | | MANUFACTURER IMPOSED TESTS | | | MANUFACTURERS AND CRITICAL INTERFACE IDENTIFIER | | | MANUFACTURER'S DESIGNATING SYMBOL | 3.10.7 | | MANUFACTURER'S NAME, ABBREVIATION, OR TRADEMARK | | | MARKING | | | MARKING LEGIBILITY | | | MARKING ON EACH DEVICE | | | MARKING ON INITIAL CONTAINER (UNIT PACKAGE) | | | MARKING OPTION | | | MATCHED PAIR | | | MEASURES AND METHODOLOGIES | | | METALLIZATION INTEGRITY | | | METALLURGICAL BOND, DIODE CONSTRUCTION, AND THERMAL MATCHING | | | METALLURGICAL BOND FOR JANS AXIAL DIODES | H.3.9 | | METALLURGICALLY BONDED-THERMALLY MATCHED-NONCAVITY DOUBLE PLUG | | | CONSTRUCTION | A.3.19.8 | | METALS | | | METHODS OF QUALIFICATION | | | METHODS OF TEST OPTIMIZATION | | | MICROWAVE DIODE(S) | A.5.2, A.5.2.6 | | MICROWAVE DIODE SYMBOLS | B.5.2 | | MIL-STD-750 DETAILS | | | MIL-STD-750 LABORATORY SUITABILITY | 3.5.4 | | MIXER DIODE | A.5.2.7 | | MOSFET | | | N-CHANNEL FIELD EFFECT TRANSISTOR | A.4.3.11 | | N-GATE THYRISTOR | A.6.1.3 | | NEGATIVE DIFFERENTIAL RESISTANCE REGION | A.6.3.3 | | NOISE FIGURE | A.3.20 | | NON-CAVITY DOUBLE PLUG DIODE | A.3.19.6 | | NONCONFORMANCE | E.6.1.1 | | NONDESTRUCTIVE TESTS | E.3.5 | | NON-GOVERNMENT PUBLICATIONS | 2.3, C.2.2, D.2.2, | | NOTES | | | OFF IMPEDANCE | A.6.3.4 | | OFF-STATE | A.6.3.5 | | ON-GOING RELIABILITY GUIDANCE CRITERIA | | | ON IMPEDANCE | | | ON-STATE | A.6.3.7 | | OPEN CIRCUIT | | | OPERATING LIFE | | | OPTOCOUPLERS | | | OPTOCOUPLER (PHOTOCOUPLER AND OPTO-ISOLATOR) SYMBOLS | | | · · · · · · · · · · · · · · · · · · · | | | TITLE | <u>PARAGRAPH</u> | |---------------------------------------------------------------------------------------------------|--------------------| | OPTOELECTRONIC DEVICE | | | OPTOELECTRONIC DEVICE DEFINITIONS | | | OPTOELECTRONIC DEVICE SYMBOLS | | | ORDER OF PRECEDENCE | 2.4; C.2.3, D.2.3, | | | E.2.3, H.2.3 | | ORGANIZATION | | | ORGANIZATIONAL STRUCTURE | | | P-CHANNEL FIELD EFFECT TRANSISTOR | | | P-GATE THYRISTOR | | | PACKAGE | | | PACKAGE FINISH | | | PACKAGE FAMILY GROUPING FOR RESISTANCE TO SOLDERING HEAT (TM2031) | | | PACKAGE TYPE | A.3.22 | | PACKAGED SAMPLE IDENTIFICATION | G.5.2.3.3 | | PACKAGING | | | PART OR IDENTIFYING NUMBER | 3.10.6 | | PARTICLE IMPACT NOISE DETECTION TEST EQUIPMENT FAILURE OR ERROR | | | PARTICLE IMPACT NOISE DETECTION TEST FOR JANS DEVICES | | | PERCENT DEFECTIVE ALLOWABLE | E.5.Z | | PEAK IMPULSE CURRENTPEAK POINT | | | PERFORMANCE CHARACTERISTICS | | | PERFORMANCE CHARACTERISTICS<br>PERFORMANCE REQUIREMENTS FOR JAN, JANTX, JANTXV, AND JANS DEVICES, | G.4.4 | | AND JANHC AND JANKC DIE | 2.2 | | PERSONNEL | | | PERSONNEL PERFORMING QUALITY OPERATIONS | | | PHOTOCONDUCTIVE DIODE | | | PHOTOCURRENT | A 7 1 6 | | PHOTODARLINGTON COUPLER | | | PHOTODIODE | | | PHOTODIODE, AVALANCHE | | | PHOTODIODE COUPLER | | | PHOTOEMITTER | | | PHOTOEMITTING DEVICE SYMBOLS | B.7.3 | | PHOTOEMITTING DEVICES | A.7.2 | | PHOTOSENSITIVE DEVICE | A.7.1.10 | | PHOTOSENSITIVE DEVICE SYMBOLS | B.7.2 | | PHOTOTHYRISTOR | | | PHOTOTHYRISTOR COUPLER | | | PHOTOTRANSISTOR | | | PHOTOTRANSISTOR COUPLER | A.7.3.4 | | PHOTOVOLTAIC DIODE | | | PHYSICAL STRUCTURE TERMS | | | PIN | | | PLANT MOVES | | | POLARITY MARKING OF UNIDIRECTIONAL DIODES AND THYRISTORS | | | POWER BURN-IN | A.8.2 | | <u>TITLE</u> | <u>PARAGRAPH</u> | |---------------------------------------------------------------------|------------------| | PRESERVATION OF LOT IDENTITY | E.3.9 | | PREVENTIVE ACTION | | | PRINCIPAL CURRENT | | | PRINCIPAL VOLTAGE | | | PRINCIPAL VOLTAGE-CURRENT CHARACTERISTIC (PRINCIPAL CHARACTERISTIC) | A.6.3.10 | | PROCEDURE IN CASE OF TEST EQUIPMENT FAILURE OR HUMAN ERROR | E.3.7.2 | | PROCESS CONTROL | D.3.9 | | PROCESS FLOWS | D.3.2.2 | | PROCESS MONITOR PROGRAMS | D.3.9.5 | | PROCESS OPTIMIZATION | | | PROCESS VALIDATION: ON-GOING RELIABILITY OR CONFORMANCE INSPECTION | | | PRODUCT IDENTIFICATION AND TRACEABILITY | | | PRODUCT QUALITY PLANNING | | | PULSE | | | PULSE AVERAGE TIME | | | PULSE DELAY TIME | | | PULSE FALL TIME | | | PULSE RISE TIME | | | PULSE STORAGE TIME | | | PULSE TIME | | | PURCHASE ORDER REQUIREMENTS | | | PURCHASING | | | PURE TIN | | | QPTRB DUTIES | | | QPTRB INPUT | | | QPTRB OUTPUT | | | QUALIFICATION | | | QUALIFICATION AND CONFORMANCE INSPECTION | G.4.3 | | QUALIFICATION AND CONFORMANCE INSPECTIONQUALIFICATION BY EXTENSION | | | QUALIFICATION BY EXTENSIONQUALIFICATION INSPECTION | | | QUALIFICATION INSPECTION LOT RELEASE | | | QUALIFICATION TO ELECTRO STATIC DISCHARGE SENSITIVITY CLASSES | | | QUALIFICATION, VALIDATION, OPTIMIZATION, AND CONTINUOUS IMPROVEMENT | | | QUALIFIED MANUFACTURER'S LIST FORMAT | | | QUALIFIED MANUFACTURER'S LIST PROCESSING | | | QUALIFIED PRODUCTS TECHNICAL REVIEW BOARD (QPTRB) | | | QUALITY AND PRODUCTIVITY IMPROVEMENT | | | QUALITY IMPROVEMENT PLAN | | | QUALITY LEVEL FOR ENCAPSULATED DEVICES | | | QUALITY LEVEL FOR UNENCAPSULATED DEVICES | | | QUALITY MANAGEMENT APPROACH | | | QUALITY MANAGEMENT CERTIFICATION | | | QUALITY MANAGEMENT PLAN | | | QUALITY MANAGEMENT PROGRAM | C.3 | | QUALITY MANAGEMENT PROGRAM CERTIFICATION PROCESS | C.6.1 | | QUALITY PLANNING | | | QUALITY RECORDS | D.3.16 | | QUALITY SYSTEM PROCEDURES | D.3.2.3 | | QUALITY SYSTEM PROGRAM | | | QUALITY SYSTEM REQUIREMENTS | D.3.2.1 | | INDEX | | |--------------------------------------------------------------|------------------------------------| | <u>TITLE</u> | <u>PARAGRAPH</u> | | | | | RADIANT EFFICIENCY | A.7.2.4 | | RADIATION FAILURES | A.3.30 | | RADIATION HARDNESS ASSURANCE | A.3.31 | | RADIATION HARDNESS ASSURANCE DESIGNATOR | 1.3.4 | | RADIATION REQUIREMENTS | | | RATING | | | RECTIFYING AC INTERMITTENT OPERATING LIFE | | | RECTIFYING AC OPERATING LIFE | | | RECTIFYING AC POWER BURN-IN | | | RECYCLED, RECOVERED, OR ENVIRONMENTALLY PREFERABLE MATERIALS | | | REFERENCE TO PERFORMANCE SPECIFICATION SHEETS | | | REJECTED LOTS | | | REMOVAL OF TECHNICAL REVIEW BOARD AUTHORITY | | | | | | REPETITIVE PEAK PULSE POWER | | | REQUIREMENTS | -, -, - | | RESOURCES | | | RESPONSE TIME | | | RESPONSIBILITY AND AUTHORITY | | | RESPONSIBILITY FOR INSPECTION | | | RESPONSIBILITY OF THE MANUFACTURER | | | RESUBMITTED LOTS | | | RESUBMITTED LOTS OF JAN, JANTX, JANTXV, AND JANS | | | RESUBMITTED LOTS OF RADIATION HARDENED ASSURANCE DEVICES | E.3.6.2 | | RETENTION OF RECORDS | G.5.1.2 | | REVERSE BIAS | | | REVERSE BLOCKING DIODE THYRISTOR | A.6.1.5 | | REVERSE BLOCKING IMPEDANCE | A.6.3.11 | | REVERSE BLOCKING STATE | A.6.3.12 | | REVERSE BLOCKING TRIODE THYRISTOR | A.6.1.6 | | REVERSE CONDUCTING DIODE THYRISTOR | A.6.1.7 | | REVERSE CONDUCTING TRIODE THYRISTOR | A.6.1.8 | | REWORK OF ASSEMBLED DEVICES | D.3.13.2.3 | | REWORK PROVISIONS | | | REWORKED PRODUCT | D.3.13.1 | | SAMPLE ACCEPTANCE | | | SAMPLE SELECTION | | | SATURATION | | | SCANNING ELECTRON MICROSCOPE INSPECTION | | | SCOPE | | | 0001 L | B.1, B.1.1, C.1, | | | C.1.1, D.1, D.1.1, | | | E.1, E.1.1, G.1, | | | G.1.1, H.1, H.1.1 | | SCREENING | G.1.1, 11.1, 11.1.1<br>E.E. E.E. 1 | | SCREW THREADS | | | SECURITY OF COMPLETED DEVICES | | | | | | SELECTION OF SAMPLES | E.4.4 | | <u>TITLE</u> | <u>PARAGRAPH</u> | |------------------------------------------------------------------------------------------------|------------------| | SEMICONDUCTOR ABBREVIATIONS AND SYMBOLS | | | SEMICONDUCTOR COMMON DEFINITIONS | | | SEMICONDUCTOR DEVICES | | | SEMICONDUCTOR DIODE | | | SEMICONDUCTOR JUNCTION | | | SEMICONDUCTOR RECTIFIER DIODE | | | SEMICONDUCTOR SIGNAL DIODE | | | SEQUENCE OF TESTING | | | SERIALIZATION | 3.10.9 | | SERVICING | D.3.19 | | SHIPPING CONTAINERS | | | SHORT CIRCUIT | A.3.37 | | SIGNAL DIODES AND RECTIFIER DIODES | A.5.1 | | SILICON TRANSISTOR METALLIZATION PROTECTIVE COATING | | | SMALL SIGNAL | | | SOLDERABILITY | | | SOURCE | | | SPECIFICATION SHEETS | | | SPECIAL MARKING | | | SPECIFICATIONS, STANDARDS, AND HANDBOOKS | | | STANDARD MIXER DIODES AND HOLDERS | | | STANDBY CURRENT | | | STATISTICAL PROCESS CONTROL | | | STATISTICAL PROCESS CONTROL PLAN | C.3.1.3 | | STATISTICAL PROCESS CONTROL PROGRAM | | | STATISTICAL TECHNIQUES | | | STEADY-STATE DC BLOCKING LIFE | A.8.5.1 | | STEADY-STATE DC HIGH TEMPERATURE REVERSE BIAS | A.8.3.1 | | STEADY-STATE DC OPERATING LIFE | | | STEADY-STATE DC POWER BURN-IN | | | STEADY-STATE LIFE AND SCREENING | | | STORAGE | | | STORAGE TEMPERATURE | A.3.39 | | STRUCTURALLY IDENTICAL DEVICE TYPES | | | SUBCONTRACTOR AUDITS | | | SUBGROUP 1, 100-PERCENT ELECTRICAL TEST OF DIESUBGROUP 2, 100-PERCENT VISUAL INSPECTION OF DIE | | | SUBGROUP 3SUBGROUP 3 | | | SUBGROUP 4 | | | SUBGROUP 4SUBGROUPS 5A AND 5B | | | SUBGROUPS 5A AND 5BSUBGROUP 6, SCANNING ELECTRON MICROSCOPE | | | • | | | SUBGROUP 7, RADIATION HARDNESS ASSURANCESUBJECT TERM (KEY WORD) LISTING | | | SUFFIX LETTERS | | | SUMMARY OF PARTS FALLOUT | | | SUPERSESSION INFORMATION | | | SURGE | | | SURGE<br>SWITCHING QUADRANT | A.0.9 | | SYMBOLS. | | | | | | TITLE | <u>PARAGRAPH</u> | |---------------------------------------------------|---------------------------| | TECHNICAL REVIEW BOARD | | | TECHNICAL REVIEW BOARD AUTHORITY | | | TECHNICAL REVIEW BOARD DUTIES | | | TECHNICAL REVIEW BOARD INPUT | | | TECHNICAL REVIEW BOARD RESPONSIBILITIES | | | TECHNICAL REVIEW BOARD STATUS REPORTING | | | TECHNOLOGY PROCESS FLOWCHART | | | TEMPERATURE COEFFICIENT | | | TEMPERATURE CYCLING (AIR TO AIR) | A.8.6 | | TEST EQUIPMENT MAINTENANCE AND CALIBRATION SYSTEM | | | TEST MODIFICATION, REDUCTION, OR ELIMINATION | | | TEST OPTIMIZATION | | | TEST PROGRAMS AND SETUPS | D.3.11.1 | | TEST SAMPLE PREPARATION | | | TESTING AND SCREENING OPERATIONS | | | THERMAL COMPRESSION BOND | | | THERMAL EQUILIBRIUMTHERMAL IMPEDANCE | | | THERMAL RESISTANCE | | | THERMAL RESISTANCE | A.3.43 | | THERMALLY MATCHED AXIAL LEADED DIODES | Α.Ο. <i>1</i><br>Λ 2 10 7 | | THYRISTOR(S) | A.3.19.7 | | 1111KISTOK(S) | A.6.1 | | THYRISTOR SYMBOLS | B.6, B.6.1 | | TIN WHISKER GROWTH | 6.8 | | TRACEABILITY | 3.6 | | TRAINING | D.3.18 | | TRAINING REQUIREMENTS | | | TRANSIENT VOLTAGE SUPPRESSOR SYMBOLS | | | TRANSIENT VOLTAGE SUPPRESSORS | | | TRANSISTOR | | | TRANSISTOR DEFINITIONS | | | TRANSISTOR SYMBOLS | B.4 | | TRANSITIONAL CERTIFICATION TO APPENDIX C | | | TRAPPED PLASMA AVALANCHE TRANSIT TIME DIODE | | | TUNING DIODE | | | TUNNEL DIODES | A.5.3, A.5.3.1 | | TUNNEL DIODES AND BACKWARD DIODE SYMBOLS | | | TURN OFF THYRISTOR | A.6.1.9 | | UNIJUNCTION TRANSISTOR(S) | A.4.2, A.4.2.2 | | UNIJUNCTION TRANSISTOR SYMBOLS | | | VALLEY POINT | | | VARACTOR DIODE(S) | | | VARACTOR DIODE SYMBOLS | | | VARISTOR | | | VERIFICATION PROVISIONS | | | VERIFICATION PROVISIONSVIRTUAL FRONT DURATION | | | VIKTUAL FRUNT DUKATION | A.3.40 | | <u>TITLE</u> | <u>PARAGRAPH</u> | |-------------------------------------------------------|----------------------| | VOLTAGE OVERSHOOT | | | VOLTAGE-REFERENCE DIODE | A.5.4.1 | | VOLTAGE-REGULATOR AND VOLTAGE-REFERENCE DIODE SYMBOLS | B.5.4 | | VOLTAGE-REGULATOR AND VOLTAGE-REFERENCE DIODES | | | VOLTAGE-REGULATOR DIODE | | | WAFER FABRICATION | D.3.1.1.1.3, G.4.3.1 | | WAFER LOT | G.3.5, E.3.1 | | WAFER LOT PROCESS AND INSPECTION | | | WAFER REWORK | D.13.2.1 | | WAFER TRACEABILITY | G.5.1.6 | | WIRE BOND STRENGTH TESTING | G.5.2.5.1.1 | | WIRE BONDS | H.3.6.1 | | WORKING PEAK VOLTAGE | A.5.7.11 | | WORKMANSHIP | 3.15 | #### MIL-PRF-19500P INDEX | <u>TABLE</u> | <u>TITLE</u> | |---------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | B-I. B-II. E-II. E-III. E-IV. E-V. E-VIA E-VIB. E-VII. E-VIII. E-VIII. E-IX. E-X. G-I. G-II. H-II | LETTER SYMBOL FOR DIODES AND RECTIFIERS. LETTER SYMBOL FOR THYRISTORS. SAMPLE PLANS. RHA LEVELS AND REQUIREMENTS. TESTING GUIDELINES FOR CHANGES TO A QUALIFIED PRODUCT. SCREENING REQUIREMENTS. GROUP A INSPECTION. GROUP B INSPECTION FOR JANS DEVICES. GROUP B INSPECTION FOR JAN, JANTX, AND JANTXV DEVICES. GROUP B INSPECTION (SMALL DIE FLOW ONLY) FOR JAN, JANTX, AND JANTXV DEVICES. GROUP C PERIODIC INSPECTION (ALL QUALITY LEVELS). GROUP D INSPECTIONS (ALL QUALITY LEVELS). MINIMUM DATA REQUIREMENTS FOR JANS DEVICES. STEADY-STATE LIFE TIME AND TEMPERATURE. DIE ELEMENT EVALUATION REQUIREMENTS. COATING THICKNESS AND COMPOSITION REQUIREMENTS. STANDARD LEAD FINISHES | | <u>FIGURE</u> | <u>TITLE</u> | | A-1.<br>A-2.<br>E-1. | PULSE MEASUREMENTS.<br>EXAMPLE OF EXPANDED METALLIZATION.<br>ORDER OF PROCEDURE DIAGRAM FOR JAN, JANTX, AND JANTXV DEVICE TYPES. | ALTERNATE ORDER OF PROCEDURE DIAGRAM FOR JAN, JANTX, AND JANTXV E-2. E-3. E-4. DEVICE TYPES. JANS PIND FLOWCHART. ORDER OF PROCEDURE DIAGRAM FOR JANS. #### MIL-PRF-19500P INDEX This page intentionally left blank. Custodians: Army - CR Navy - EC Air Force - 85 NASA - NA DLA - CC Preparing activity: DLA - CC (Project 5961-2010-020) Review activities: Army - AR, MI, SM Navy - AS, MC Air Force - 19, 99 NOTE: The activities listed above were interested in this document as of the date of this document. Since organizations and responsibilities can change, you should verify the currency of the information above using the ASSIST Online database at <a href="https://assist.daps.dla.mil">https://assist.daps.dla.mil</a>.